Received: by 2002:a5b:505:0:0:0:0:0 with SMTP id o5csp98137ybp; Thu, 3 Oct 2019 10:43:30 -0700 (PDT) X-Google-Smtp-Source: APXvYqyIjRgngU9Dvghy1agYTs+b4z+nhFEgm0kOT4HFub+7cSniR5EFQrTkMMsaybtURYZfDmIS X-Received: by 2002:aa7:d38e:: with SMTP id x14mr11070063edq.102.1570124610666; Thu, 03 Oct 2019 10:43:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1570124610; cv=none; d=google.com; s=arc-20160816; b=wXMYQUBAWkE+QL97DjQgOzGHshGLgDfDy5l6z753BPWYV6wMW5mYLRi6QosMvc0j7u ACpOL1E3aYwnXgqyXl8JdfxbAWn903Q4M1kdVxkg6lTn+idziaYUYogc5ryceGylXsLM k3u5g3t8790N1z4Nlz5xkw+Pe9gVZP22Fjt/9TvFi0NexO26rh6gQOe0Vr1/Hk/zQllh EcBTvJWRpoeWpSLSek8zl0Y71PrfYtEe+0LiPNpia9AuHvo1JMtMwYfpRRa9Ndbmex9C Aa0Fc5pSntWa0LqytSyvKzaNg46zIVORYfX2LQBXzL1KCZxMMP6YHY+jtsWpD1Ixy7f9 rHoA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=pUDv5C0vMuYQhevrmh6rf/rqwpcH/MH8Dola/SwF7sc=; b=H8V4877GSRFMRcnHO893rpG1ZtT8UkR4YBYzoXgOa3F0421BVEuXRsyYNjyg5XUCaW /SNVadEycOts+pdXVM2hBUeY2sB9eJRhVRKEPfo9UynWFuZzXThIg7XnYOcqJDWeFKVg pEBTEFCTmEVhaBLa7b9WINa7IQUG7UnNsVcBTzRWuMi1cbRKgSLxQV2hxywG1PsQfWGZ 2tyxgJUoL9EOCkaENG3vNCSMDVxVD2rEzJCUjZ/EsW409Thr4HEj/bQbl1gxIQayiz3d OWgZODJNyTFsZhUs2JKBOIXs+ID0EQQpyJ4N8bjR1bVTQrofDXCRFESvk8bQlPWUCemj TD4Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=cGSDseJY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q46si1948282eda.44.2019.10.03.10.43.06; Thu, 03 Oct 2019 10:43:30 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=cGSDseJY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2389088AbfJCQQt (ORCPT + 99 others); Thu, 3 Oct 2019 12:16:49 -0400 Received: from mail.kernel.org ([198.145.29.99]:42040 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2387453AbfJCQQr (ORCPT ); Thu, 3 Oct 2019 12:16:47 -0400 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 6D02E215EA; Thu, 3 Oct 2019 16:16:45 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1570119405; bh=xu8cDBVm/s7hvJIacKg88rR28SFhpQz90oD3QYf2fXE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=cGSDseJY7i7wATBg0bkaUH5Wh3hJroEVwUdT+7MLydnz+S1LRxR0uHxo3zEHTTO/b 3ebDWQCS8sLcex3MLOTnndZoa0WYUQxItGIaQ7hEQuFuQrERBO9UoZAiM8tPy2IPvs LAm+WXbslE+67cxc/0yOgHgM4QWDNT2CXH9gPK+g= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Qian Cai , Will Deacon , Sasha Levin Subject: [PATCH 4.19 053/211] arm64/prefetch: fix a -Wtype-limits warning Date: Thu, 3 Oct 2019 17:51:59 +0200 Message-Id: <20191003154500.358542969@linuxfoundation.org> X-Mailer: git-send-email 2.23.0 In-Reply-To: <20191003154447.010950442@linuxfoundation.org> References: <20191003154447.010950442@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Qian Cai [ Upstream commit b99286b088ea843b935dcfb29f187697359fe5cd ] The commit d5370f754875 ("arm64: prefetch: add alternative pattern for CPUs without a prefetcher") introduced MIDR_IS_CPU_MODEL_RANGE() to be used in has_no_hw_prefetch() with rv_min=0 which generates a compilation warning from GCC, In file included from ./arch/arm64/include/asm/cache.h:8, from ./include/linux/cache.h:6, from ./include/linux/printk.h:9, from ./include/linux/kernel.h:15, from ./include/linux/cpumask.h:10, from arch/arm64/kernel/cpufeature.c:11: arch/arm64/kernel/cpufeature.c: In function 'has_no_hw_prefetch': ./arch/arm64/include/asm/cputype.h:59:26: warning: comparison of unsigned expression >= 0 is always true [-Wtype-limits] _model == (model) && rv >= (rv_min) && rv <= (rv_max); \ ^~ arch/arm64/kernel/cpufeature.c:889:9: note: in expansion of macro 'MIDR_IS_CPU_MODEL_RANGE' return MIDR_IS_CPU_MODEL_RANGE(midr, MIDR_THUNDERX, ^~~~~~~~~~~~~~~~~~~~~~~ Fix it by converting MIDR_IS_CPU_MODEL_RANGE to a static inline function. Signed-off-by: Qian Cai Signed-off-by: Will Deacon Signed-off-by: Sasha Levin --- arch/arm64/include/asm/cputype.h | 21 +++++++++++---------- arch/arm64/kernel/cpufeature.c | 2 +- 2 files changed, 12 insertions(+), 11 deletions(-) diff --git a/arch/arm64/include/asm/cputype.h b/arch/arm64/include/asm/cputype.h index b4a48419769f2..9b7d5abd04afd 100644 --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -62,14 +62,6 @@ #define MIDR_CPU_MODEL_MASK (MIDR_IMPLEMENTOR_MASK | MIDR_PARTNUM_MASK | \ MIDR_ARCHITECTURE_MASK) -#define MIDR_IS_CPU_MODEL_RANGE(midr, model, rv_min, rv_max) \ -({ \ - u32 _model = (midr) & MIDR_CPU_MODEL_MASK; \ - u32 rv = (midr) & (MIDR_REVISION_MASK | MIDR_VARIANT_MASK); \ - \ - _model == (model) && rv >= (rv_min) && rv <= (rv_max); \ - }) - #define ARM_CPU_IMP_ARM 0x41 #define ARM_CPU_IMP_APM 0x50 #define ARM_CPU_IMP_CAVIUM 0x43 @@ -153,10 +145,19 @@ struct midr_range { #define MIDR_ALL_VERSIONS(m) MIDR_RANGE(m, 0, 0, 0xf, 0xf) +static inline bool midr_is_cpu_model_range(u32 midr, u32 model, u32 rv_min, + u32 rv_max) +{ + u32 _model = midr & MIDR_CPU_MODEL_MASK; + u32 rv = midr & (MIDR_REVISION_MASK | MIDR_VARIANT_MASK); + + return _model == model && rv >= rv_min && rv <= rv_max; +} + static inline bool is_midr_in_range(u32 midr, struct midr_range const *range) { - return MIDR_IS_CPU_MODEL_RANGE(midr, range->model, - range->rv_min, range->rv_max); + return midr_is_cpu_model_range(midr, range->model, + range->rv_min, range->rv_max); } static inline bool diff --git a/arch/arm64/kernel/cpufeature.c b/arch/arm64/kernel/cpufeature.c index 859d63cc99a31..a897efdb3dddd 100644 --- a/arch/arm64/kernel/cpufeature.c +++ b/arch/arm64/kernel/cpufeature.c @@ -846,7 +846,7 @@ static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int _ u32 midr = read_cpuid_id(); /* Cavium ThunderX pass 1.x and 2.x */ - return MIDR_IS_CPU_MODEL_RANGE(midr, MIDR_THUNDERX, + return midr_is_cpu_model_range(midr, MIDR_THUNDERX, MIDR_CPU_VAR_REV(0, 0), MIDR_CPU_VAR_REV(1, MIDR_REVISION_MASK)); } -- 2.20.1