Received: by 2002:a5b:505:0:0:0:0:0 with SMTP id o5csp5026988ybp; Mon, 7 Oct 2019 18:26:43 -0700 (PDT) X-Google-Smtp-Source: APXvYqxLC5igS+23m+DFVu/gMsLl/vBuCEwLfdNffGsU1pXpW94tb87XxLr1IDNnwynrSX8FzctJ X-Received: by 2002:a05:6402:1355:: with SMTP id y21mr31757179edw.303.1570498003079; Mon, 07 Oct 2019 18:26:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1570498003; cv=none; d=google.com; s=arc-20160816; b=feyMkEFSnzN8xDh/bgPHO0r+/pTsmOfWQT0xtGzxH4Ri7DylecUmEB7bMfrLgWFqOx ehptK20uxVCv8WY2zkmXLN6lPnrAgcF+Dsv1TW/cwKiRP3bwy/lOHLwwR4js2YgzRD4e hkQQSqS6ul1sOCLeqkHRDfsMR9hh/9u7ZjN84vGCfUQTUjeosv4M3/0Bdw6mVrzxMq57 CZjc+8s5tNLLH7ln8JfIAmSc0OBgJneyPDskXs+W9mU5qryr7En1YstaBM6d1rtyfkYn WEi0OWSPpPbfdIT/Z6nt+DprDC0gfolIkdwkEKYvJ8Hf+A73gorAlgK0hu8K9MxQ6WFV Wg6w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id; bh=BGP3ZR+lWm/3xfY9SP1L5Y6hDR6Jrziu1f1eOaAid7M=; b=IW6pwZW4LNzpWW1j74wFW9s9k9TwVQInfndRUx/zUJvvyYDmstKLy35iP2ebRXUgtX UmTc0gmTR5WeBu32DYozQD7+tYqngTOQxpfSLyMq2dbeODGHx5k8C0M7aCeRpcXiWKRI 5tngBcFnI0ws5338oAT5t6MzxeU2k296CNprT2sQK43oBg56X70Nm2UkDGv5XsmVl2Hp qVTYEVaaCQNxyFtT3OxSiRD9BWS+FP8BLn62QXruaP+rC4T1LEwyX/6Cpn6Aw8e+PrjS ime/+e6S5jBm6ew99WoGODgySElsxYQedcx2vuPnZTQPgmXLEZUESmKNMJtloDo8JX7C RP5A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id s7si10057094edm.74.2019.10.07.18.26.19; Mon, 07 Oct 2019 18:26:43 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729704AbfJHBZj (ORCPT + 99 others); Mon, 7 Oct 2019 21:25:39 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:52193 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1729327AbfJHBZi (ORCPT ); Mon, 7 Oct 2019 21:25:38 -0400 X-UUID: fdc1729b23f040bcba897059c71b9714-20191008 X-UUID: fdc1729b23f040bcba897059c71b9714-20191008 Received: from mtkmrs01.mediatek.inc [(172.21.131.159)] by mailgw01.mediatek.com (envelope-from ) (Cellopoint E-mail Firewall v4.1.10 Build 0809 with TLS) with ESMTP id 307946823; Tue, 08 Oct 2019 09:25:32 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 8 Oct 2019 09:25:30 +0800 Received: from [172.21.77.4] (172.21.77.4) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 8 Oct 2019 09:25:30 +0800 Message-ID: <1570497930.1483.0.camel@mtksdaap41> Subject: Re: [PATCH v7 02/13] dt-bindings: soc: Add MT8183 power dt-bindings From: Weiyi Lu To: Matthias Brugger CC: Nicolas Boichat , Rob Herring , James Liao , Fan Chen , , , , , Yong Wu Date: Tue, 8 Oct 2019 09:25:30 +0800 In-Reply-To: <48655b84-fd20-f417-529c-b81a7d64d63d@gmail.com> References: <1566983506-26598-1-git-send-email-weiyi.lu@mediatek.com> <1566983506-26598-3-git-send-email-weiyi.lu@mediatek.com> <48655b84-fd20-f417-529c-b81a7d64d63d@gmail.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.10.4-0ubuntu2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-TM-SNTS-SMTP: 578EE69AAD1693E32ACFE0DC740AB3F9176CFE3AF9905C35F6FC95A5F7A7086C2000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, 2019-08-28 at 11:39 +0200, Matthias Brugger wrote: > > On 28/08/2019 11:11, Weiyi Lu wrote: > > Add power dt-bindings of MT8183 and introduces "BASIC" and > > "SUBSYS" clock types in binding document. > > The "BASIC" type is compatible to the original power control with > > clock name [a-z]+[0-9]*, e.g. mm, vpu1. > > The "SUBSYS" type is used for bus protection control with clock > > name [a-z]+-[0-9]+, e.g. isp-0, cam-1. > > > > Signed-off-by: Weiyi Lu > > --- > > .../devicetree/bindings/soc/mediatek/scpsys.txt | 14 ++++++++++++ > > include/dt-bindings/power/mt8183-power.h | 26 ++++++++++++++++++++++ > > 2 files changed, 40 insertions(+) > > create mode 100644 include/dt-bindings/power/mt8183-power.h > > > > diff --git a/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt b/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt > > index 876693a..00eab7e 100644 > > --- a/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt > > +++ b/Documentation/devicetree/bindings/soc/mediatek/scpsys.txt > > @@ -14,6 +14,7 @@ power/power_domain.txt. It provides the power domains defined in > > - include/dt-bindings/power/mt2701-power.h > > - include/dt-bindings/power/mt2712-power.h > > - include/dt-bindings/power/mt7622-power.h > > +- include/dt-bindings/power/mt8183-power.h > > > > Required properties: > > - compatible: Should be one of: > > @@ -25,18 +26,31 @@ Required properties: > > - "mediatek,mt7623a-scpsys": For MT7623A SoC > > - "mediatek,mt7629-scpsys", "mediatek,mt7622-scpsys": For MT7629 SoC > > - "mediatek,mt8173-scpsys" > > + - "mediatek,mt8183-scpsys" > > - #power-domain-cells: Must be 1 > > - reg: Address range of the SCPSYS unit > > - infracfg: must contain a phandle to the infracfg controller > > - clock, clock-names: clocks according to the common clock binding. > > These are clocks which hardware needs to be > > enabled before enabling certain power domains. > > + The new clock type "BASIC" belongs to the type above. > > + As to the new clock type "SUBSYS" needs to be > > + enabled before releasing bus protection. > > The new clock type won't be new in a couple of month, better reword this. E.g.: > Some SoCs have to groups of clocks. BASIC clocks need to be enabled before > enabling the corresponding power domain. SUBSYS clocks need to be enabled before > releasing the bus protection. > Got it, I'll reword in next version. Many thanks. > > Required clocks for MT2701 or MT7623: "mm", "mfg", "ethif" > > Required clocks for MT2712: "mm", "mfg", "venc", "jpgdec", "audio", "vdec" > > Required clocks for MT6797: "mm", "mfg", "vdec" > > Required clocks for MT7622 or MT7629: "hif_sel" > > Required clocks for MT7623A: "ethif" > > Required clocks for MT8173: "mm", "mfg", "venc", "venc_lt" > > + Required clocks for MT8183: BASIC: "audio", "mfg", "mm", "cam", "isp", > > + "vpu", "vpu1", "vpu2", "vpu3" > > + SUBSYS: "mm-0", "mm-1", "mm-2", "mm-3", > > + "mm-4", "mm-5", "mm-6", "mm-7", > > + "mm-8", "mm-9", "isp-0", "isp-1", > > + "cam-0", "cam-1", "cam-2", "cam-3", > > + "cam-4", "cam-5", "cam-6", "vpu-0", > > + "vpu-1", "vpu-2", "vpu-3", "vpu-4", > > + "vpu-5" > > > > Optional properties: > > - vdec-supply: Power supply for the vdec power domain > > diff --git a/include/dt-bindings/power/mt8183-power.h b/include/dt-bindings/power/mt8183-power.h > > new file mode 100644 > > index 0000000..5c0c8c7 > > --- /dev/null > > +++ b/include/dt-bindings/power/mt8183-power.h > > @@ -0,0 +1,26 @@ > > +/* SPDX-License-Identifier: GPL-2.0 > > + * > > + * Copyright (c) 2018 MediaTek Inc. > > + * Author: Weiyi Lu > > + */ > > + > > +#ifndef _DT_BINDINGS_POWER_MT8183_POWER_H > > +#define _DT_BINDINGS_POWER_MT8183_POWER_H > > + > > +#define MT8183_POWER_DOMAIN_AUDIO 0 > > +#define MT8183_POWER_DOMAIN_CONN 1 > > +#define MT8183_POWER_DOMAIN_MFG_ASYNC 2 > > +#define MT8183_POWER_DOMAIN_MFG 3 > > +#define MT8183_POWER_DOMAIN_MFG_CORE0 4 > > +#define MT8183_POWER_DOMAIN_MFG_CORE1 5 > > +#define MT8183_POWER_DOMAIN_MFG_2D 6 > > +#define MT8183_POWER_DOMAIN_DISP 7 > > +#define MT8183_POWER_DOMAIN_CAM 8 > > +#define MT8183_POWER_DOMAIN_ISP 9 > > +#define MT8183_POWER_DOMAIN_VDEC 10 > > +#define MT8183_POWER_DOMAIN_VENC 11 > > +#define MT8183_POWER_DOMAIN_VPU_TOP 12 > > +#define MT8183_POWER_DOMAIN_VPU_CORE0 13 > > +#define MT8183_POWER_DOMAIN_VPU_CORE1 14 > > + > > +#endif /* _DT_BINDINGS_POWER_MT8183_POWER_H */ > >