Received: by 2002:a25:d7c1:0:0:0:0:0 with SMTP id o184csp5195820ybg; Mon, 21 Oct 2019 23:00:04 -0700 (PDT) X-Google-Smtp-Source: APXvYqwxmpMS+63U8S+TiT5UBHUokS8pDQbnuKdTjBiNVvwPSjLrRzTfUpMOa4HR5Cw7NHqljIha X-Received: by 2002:a05:6402:1511:: with SMTP id f17mr29162212edw.232.1571724004234; Mon, 21 Oct 2019 23:00:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1571724004; cv=none; d=google.com; s=arc-20160816; b=hQg8W3jC2IY4ernU7DtKmE/tOU+7WKzdvHOYOnjm8KygAHK7Q0r9X2a68flesQ841l PTJfSzxDczpNatYeOpHAR6KQpX9QHYgz0JWQmLAHWTQbXFqNcsg8YLfesn4Hike/7b/y uzczC0TV8TmYydqSGfjITVQkNPXuhH+ggK9ROmtpqfo7o0B+XNf1KQcCBY+zDzURmQ3t DC1740xb2lWeBRUi4YTuIDJwgOpzsRNeOE1dxQM4pJjdNbgGjrHhxjY7GuIQS8ArN7J3 rXh+I9IgVnh8LnSlmMeBF3eFGP8ikIuUjy0TgiuC85eOVYN89dSV40XoNqMB6Iq+1/3Y ZtZw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=VqmuntqELpkg04E+qNHzc+UTik6Gj9II4vPlIWjkt9o=; b=mfYje47ULKVZPtEEJQyKgzI/mYcDy11ODbzsUlJUED3g8eiBWCoLH0+9y7T9N+0bmE mo8R1rM41v8lit7ZN4LsmNH/KJizFQyXcCzmHv7nK+pcqS8neGdO0YeT0tIUSNGgwwBN n5KkSaSr40MDWmT0haXIPScJR4WRS38/92eZUNhhUGZ6sdnE2LgbN8VeYsgufNn0rwQ/ e+9ULMb2hjI9XywHdnN5L2bAw4OEfhXZBV3BeMGdA324LOpm29BafhTDcdOZl7wvzBiB jjg9sq7ZzmuXrezAzU3uWOSbPyx1p/nBNcGVLF4ZmCVLZRDHknUkbHf0L8+to3/clxXF umqQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a26si11094436edv.35.2019.10.21.22.59.41; Mon, 21 Oct 2019 23:00:04 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387791AbfJVF6X (ORCPT + 99 others); Tue, 22 Oct 2019 01:58:23 -0400 Received: from metis.ext.pengutronix.de ([85.220.165.71]:49455 "EHLO metis.ext.pengutronix.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2387667AbfJVF6B (ORCPT ); Tue, 22 Oct 2019 01:58:01 -0400 Received: from dude.hi.pengutronix.de ([2001:67c:670:100:1d::7]) by metis.ext.pengutronix.de with esmtps (TLS1.3:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1iMnAw-00015L-VJ; Tue, 22 Oct 2019 07:57:46 +0200 Received: from ore by dude.hi.pengutronix.de with local (Exim 4.92) (envelope-from ) id 1iMnAw-0001nW-La; Tue, 22 Oct 2019 07:57:46 +0200 From: Oleksij Rempel To: Andrew Lunn , Chris Snook , Florian Fainelli , James Hogan , Jay Cliburn , Mark Rutland , Paul Burton , Ralf Baechle , Rob Herring , Vivien Didelot Cc: Oleksij Rempel , Pengutronix Kernel Team , "David S. Miller" , netdev@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-mips@vger.kernel.org, Russell King Subject: [PATCH v4 2/5] dt-bindings: net: dsa: qca,ar9331 switch documentation Date: Tue, 22 Oct 2019 07:57:40 +0200 Message-Id: <20191022055743.6832-3-o.rempel@pengutronix.de> X-Mailer: git-send-email 2.23.0 In-Reply-To: <20191022055743.6832-1-o.rempel@pengutronix.de> References: <20191022055743.6832-1-o.rempel@pengutronix.de> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-SA-Exim-Connect-IP: 2001:67c:670:100:1d::7 X-SA-Exim-Mail-From: ore@pengutronix.de X-SA-Exim-Scanned: No (on metis.ext.pengutronix.de); SAEximRunCond expanded to false X-PTX-Original-Recipient: linux-kernel@vger.kernel.org Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Atheros AR9331 has built-in 5 port switch. The switch can be configured to use all 5 or 4 ports. One of built-in PHYs can be used by first built-in ethernet controller or to be used directly by the switch over second ethernet controller. Signed-off-by: Oleksij Rempel --- .../devicetree/bindings/net/dsa/ar9331.txt | 148 ++++++++++++++++++ 1 file changed, 148 insertions(+) create mode 100644 Documentation/devicetree/bindings/net/dsa/ar9331.txt diff --git a/Documentation/devicetree/bindings/net/dsa/ar9331.txt b/Documentation/devicetree/bindings/net/dsa/ar9331.txt new file mode 100644 index 000000000000..40a1f6e1f85f --- /dev/null +++ b/Documentation/devicetree/bindings/net/dsa/ar9331.txt @@ -0,0 +1,148 @@ +Atheros AR9331 built-in switch +============================= + +It is a switch built-in to Atheros AR9331 WiSoC and addressable over internal +MDIO bus. All PHYs are build-in as well. + +Required properties: + + - compatible: should be: "qca,ar9331-switch" + - reg: Address on the MII bus for the switch. + - resets : Must contain an entry for each entry in reset-names. + - reset-names : Must include the following entries: "switch" + - interrupt-parent: Phandle to the parent interrupt controller + - interrupts: IRQ line for the switch + - interrupt-controller: Indicates the switch is itself an interrupt + controller. This is used for the PHY interrupts. + - #interrupt-cells: must be 1 + - mdio: Container of PHY and devices on the switches MDIO bus. + +See Documentation/devicetree/bindings/net/dsa/dsa.txt for a list of additional +required and optional properties. +Examples: + +eth0: ethernet@19000000 { + compatible = "qca,ar9330-eth"; + reg = <0x19000000 0x200>; + interrupts = <4>; + + resets = <&rst 9>, <&rst 22>; + reset-names = "mac", "mdio"; + clocks = <&pll ATH79_CLK_AHB>, <&pll ATH79_CLK_AHB>; + clock-names = "eth", "mdio"; + + phy-mode = "mii"; + phy-handle = <&phy_port4>; +}; + +eth1: ethernet@1a000000 { + compatible = "qca,ar9330-eth"; + reg = <0x1a000000 0x200>; + interrupts = <5>; + resets = <&rst 13>, <&rst 23>; + reset-names = "mac", "mdio"; + clocks = <&pll ATH79_CLK_AHB>, <&pll ATH79_CLK_AHB>; + clock-names = "eth", "mdio"; + + phy-mode = "gmii"; + + fixed-link { + speed = <1000>; + full-duplex; + }; + + mdio { + #address-cells = <1>; + #size-cells = <0>; + + switch10: switch@10 { + #address-cells = <1>; + #size-cells = <0>; + + compatible = "qca,ar9331-switch"; + reg = <0x10>; + resets = <&rst 8>; + reset-names = "switch"; + + interrupt-parent = <&miscintc>; + interrupts = <12>; + + interrupt-controller; + #interrupt-cells = <1>; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + switch_port0: port@0 { + reg = <0x0>; + label = "cpu"; + ethernet = <ð1>; + + phy-mode = "gmii"; + + fixed-link { + speed = <1000>; + full-duplex; + }; + }; + + switch_port1: port@1 { + reg = <0x1>; + phy-handle = <&phy_port0>; + phy-mode = "internal"; + }; + + switch_port2: port@2 { + reg = <0x2>; + phy-handle = <&phy_port1>; + phy-mode = "internal"; + }; + + switch_port3: port@3 { + reg = <0x3>; + phy-handle = <&phy_port2>; + phy-mode = "internal"; + }; + + switch_port4: port@4 { + reg = <0x4>; + phy-handle = <&phy_port3>; + phy-mode = "internal"; + }; + }; + + mdio { + #address-cells = <1>; + #size-cells = <0>; + + interrupt-parent = <&switch10>; + + phy_port0: phy@0 { + reg = <0x0>; + interrupts = <0>; + }; + + phy_port1: phy@1 { + reg = <0x1>; + interrupts = <0>; + }; + + phy_port2: phy@2 { + reg = <0x2>; + interrupts = <0>; + }; + + phy_port3: phy@3 { + reg = <0x3>; + interrupts = <0>; + }; + + phy_port4: phy@4 { + reg = <0x4>; + interrupts = <0>; + }; + }; + }; + }; +}; -- 2.23.0