Received: by 2002:a25:730a:0:0:0:0:0 with SMTP id o10csp4146281ybc; Fri, 25 Oct 2019 15:29:53 -0700 (PDT) X-Google-Smtp-Source: APXvYqwBUOi0//Ve4QADsdbR6T/hZEt46+8b83XWaBUsIf9NcVllYcur9FoyoiaaTxJLq10+JqOW X-Received: by 2002:a17:906:4dce:: with SMTP id f14mr5728438ejw.22.1572042593537; Fri, 25 Oct 2019 15:29:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1572042593; cv=none; d=google.com; s=arc-20160816; b=qy5axiz5Rh9HOHK/ynqL/DFCUooWTNbQN/JZsN4k9TH8Mb4THRAAKijsvVXCxlFWij iGp+d+g4Buh9xIGLrygZstKlc1XTnVKXAL2AwnbSNXQiHajzofWPg2vEpmgFbUQtFlby owz6i3SlLguGrg8YpzhfXsoRamrSLhYKCFrM8ytkOxhkU1fnBaOi/omZPmwYEgmz3zD3 C9IC3R2hn3cLg/wKBoVhmft83EDWgG8w/MprvFpic+PuWIULq8mm5lpmCZD8tMLmSYO7 SaBx6oxMVA7ADR7Ej6jtRmKRV4yj02b05vwCsK5znGKzIdtX52zbWvKEV6XAhQMj0diY sgcg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:to:subject:dkim-signature; bh=3CmaVffBxE3uJFrNAgwHUb+zxRINz2K1o3h0Psd77+A=; b=mxOsprqGyw8jhyS3D/SxgeycOO8ckFfCMwLisrfam7Elz/SWORCzVme+1/zok+Y4UJ goIw+zx8Ez3m1CWQQJfvMq5z0VFFCcWvlqMAKkKF5DQEToTTuKl5COyItCIkE4eruSwz Bq5Hj77YVm2EqmLKdBehxNcSTXl1/KEX1XbKr9HM5YUNauj4HbZ++uEPrfqS7l7XgaYC RW6qWZOcEObNlaodVwBDyOJUr1Wy2JskzaKu9waWPngj37RJs42QLGFlquNRQR1lcHTv COB1i8Z3gcoGMTzaUH2kVSsyRiszhvmtbnGQGBPLT5zpQRpToSGpXs+1Xa8KTusp3oCW IKog== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=ME0YWFZW; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q30si2593853edb.372.2019.10.25.15.29.30; Fri, 25 Oct 2019 15:29:53 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=ME0YWFZW; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2409005AbfJYKJo (ORCPT + 99 others); Fri, 25 Oct 2019 06:09:44 -0400 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:49238 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S2405435AbfJYKJn (ORCPT ); Fri, 25 Oct 2019 06:09:43 -0400 Received: from pps.filterd (m0046661.ppops.net [127.0.0.1]) by mx08-00178001.pphosted.com (8.16.0.42/8.16.0.42) with SMTP id x9P9kJ7s013500; Fri, 25 Oct 2019 12:09:33 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=subject : to : references : from : message-id : date : mime-version : in-reply-to : content-type : content-transfer-encoding; s=STMicroelectronics; bh=3CmaVffBxE3uJFrNAgwHUb+zxRINz2K1o3h0Psd77+A=; b=ME0YWFZWHlV0X3KTUfj053wzdl9tyR1xZ6jkn11lXi//vssFQMNHcByMdjkDZ7RwKm/g CAcSY6FL6pxYxqjueeZojXh6EThZ5vsj8rrqZ3LoAHwe7iD6GHVITT1NOQOR/lpKXh13 12kc0me3h+wV8Ye2CS+q4+uM3bks2tKRQC6sjHk/K1S9ugz0TlyToFh26rY54sF/MoxO cSqqEFLTHO023gDA+Dnnk9mWj4YXrWC78Ioi5EOCESR1SQ9z9OKw+mvu7+LDglpr++Z6 NolohpTVRaF5jJOpR1pQ1kcCYp9t0noNDy1ZR/Df4nAH2y5jpaKPwaxKRKEPMZQlKajW LA== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx08-00178001.pphosted.com with ESMTP id 2vt9s7f0yr-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 25 Oct 2019 12:09:33 +0200 Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id A37B210002A; Fri, 25 Oct 2019 12:09:31 +0200 (CEST) Received: from Webmail-eu.st.com (sfhdag3node2.st.com [10.75.127.8]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 951842C38A0; Fri, 25 Oct 2019 12:09:31 +0200 (CEST) Received: from lmecxl0912.lme.st.com (10.75.127.47) by SFHDAG3NODE2.st.com (10.75.127.8) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Fri, 25 Oct 2019 12:09:31 +0200 Subject: Re: [PATCH 0/4] update regulator configuration for stm32mp157 boards To: Pascal Paillet , , , , , , , References: <20191011140533.32619-1-p.paillet@st.com> From: Alexandre Torgue Message-ID: Date: Fri, 25 Oct 2019 12:09:30 +0200 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.9.0 MIME-Version: 1.0 In-Reply-To: <20191011140533.32619-1-p.paillet@st.com> Content-Type: text/plain; charset="utf-8"; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [10.75.127.47] X-ClientProxiedBy: SFHDAG2NODE2.st.com (10.75.127.5) To SFHDAG3NODE2.st.com (10.75.127.8) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.95,1.0.8 definitions=2019-10-25_05:2019-10-23,2019-10-25 signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Pascal On 10/11/19 4:05 PM, Pascal Paillet wrote: > The goal of this patch-set is to > - add support of PWR blok regulators on the stm32mp157 boards > - undapte various regulator configurations > > Pascal Paillet (4): > ARM: dts: stm32: add PWR regulators support on stm32mp157 > ARM: dts: stm32: change default minimal buck1 value on stm32mp157 > ARM: dts: stm32: Fix active discharge usage on stm32mp157 > ARM: dts: stm32: disable active-discharge for vbus_otg on > stm32mp157a-avenger96 > > arch/arm/boot/dts/stm32mp157a-avenger96.dts | 8 +++++-- > arch/arm/boot/dts/stm32mp157a-dk1.dts | 9 ++++++-- > arch/arm/boot/dts/stm32mp157c-dk2.dts | 8 ------- > arch/arm/boot/dts/stm32mp157c-ed1.dts | 25 ++++++--------------- > arch/arm/boot/dts/stm32mp157c.dtsi | 23 +++++++++++++++++++ > 5 files changed, 43 insertions(+), 30 deletions(-) > Series applied on stm32-next. Regards Alex