Received: by 2002:a25:d7c1:0:0:0:0:0 with SMTP id o184csp3980593ybg; Mon, 28 Oct 2019 23:52:26 -0700 (PDT) X-Google-Smtp-Source: APXvYqyFkL/JxydZwyrk0BN7aulQiHKioPcjaY1l5XOxBoZT8+XmCNV3zYkf2j2UdNxK11V6oQmW X-Received: by 2002:a17:907:1118:: with SMTP id qu24mr1628136ejb.235.1572331946858; Mon, 28 Oct 2019 23:52:26 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1572331946; cv=none; d=google.com; s=arc-20160816; b=aSE4rHCq8AHwOZwhYZ8shF54ADM0jRgIjzJvQUu/DGazGiax8JEfPUMiBfHhd5tfJY V3t2sGK0/M1E0jqunKXH+68GWnQWyduJpAVzzvqrfkLukbS1DUCMnaWF080YwL9ZxDon EpgOROHTyvxJuA3YVzfKIJtDr5+xSnum+Z/cyZcddL+KwdGvI+/SlV1bTYRcbnAmfWV3 Ypij59Mz9RQDHF+P7SI04JqKZyyeuCwTfboHl42l5nSA8Y9aFuBmW9jzFcOg+pvTE7Ah OBfZLO/YkQhvKaWTraJ/dTvxZSRNPa0j7ERfBThfoJ1e/uC7wwVGL4Zkj2n0zB41nl6z Et3w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:message-id:subject:cc:to:from:date :dkim-signature; bh=WYXlJR4DOEHCAOjITqGTUXOpXulJtB9v/PmEzq/TIm8=; b=GIEUk+tBjduVUiVcLkAVit92ABdBDKe3p6j2j60Ykw/R6UqXXqRxPC5tQKb27VnoqK hDYR9YALOkHujza+27wVMgTwgaMG132SGpE7p2hf7F+mdM1ta4mvfKdbRo8zDVZp0rho 05jYjljMj2BYiwoivkmVLa/mrOInE1hv2IZCDWCRSYGhvLDpJ5dd8BvDzL+ao+Mhpjz0 54o56PFceaz4EuSqmRfCjpRM+RrNR8DX+6i5TCpUlEmY4+BngrAfv/yc7oOCt7MsM0OW VdB4RNBB67xuc0x/HZ9CClGuVFklmKIQmvN7VEsaEQmxHJEq53Y2Z71eTahQW9oiqRbS saLw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Blr0CL0h; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p29si9903494eda.104.2019.10.28.23.52.03; Mon, 28 Oct 2019 23:52:26 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Blr0CL0h; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730711AbfJ1VdQ (ORCPT + 99 others); Mon, 28 Oct 2019 17:33:16 -0400 Received: from mail.kernel.org ([198.145.29.99]:52426 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730436AbfJ1VdP (ORCPT ); Mon, 28 Oct 2019 17:33:15 -0400 Received: from localhost (unknown [69.71.4.100]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 0135021835; Mon, 28 Oct 2019 21:33:14 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1572298395; bh=lmMfAD+tZO388+G3Fy7oHWZhE81AEHzfYNN97enIOCU=; h=Date:From:To:Cc:Subject:In-Reply-To:From; b=Blr0CL0hAGGHn1BYTPEdJQIiktuaYuZOi8P4iuRHmaVJCMdIPo9enqQmp+YSTkM2i pRmjo7HZrp6qnOvir5uqlvtD54e79FWrxW5UR1OIOno1hxKV56iWmGTBh8pbfP7ija pGeTwYuXbvWEIPWoNmaW4cJy6PMVWpuMjTR4afq8= Date: Mon, 28 Oct 2019 16:33:13 -0500 From: Bjorn Helgaas To: George Cherian Cc: Robert Richter , Jayachandran Chandrasekharan Nair , "linux-pci@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "shannon.zhao@linux.alibaba.com" , Sunil Kovvuri Goutham Subject: Re: [EXT] Re: [PATCH] PCI: Enhance the ACS quirk for Cavium devices Message-ID: <20191028213313.GA145605@google.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20191022211539.GA34867@google.com> User-Agent: Mutt/1.10.1 (2018-07-13) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Oct 22, 2019 at 04:15:39PM -0500, Bjorn Helgaas wrote: > On Wed, Oct 09, 2019 at 07:42:53AM -0500, Bjorn Helgaas wrote: > > On Wed, Oct 09, 2019 at 02:51:15AM +0000, George Cherian wrote: > > > Hi Bjorn, > > > > > > Sorry for the late reply I was off for couple of days. > > > > > > On 10/8/19 2:32 PM, Bjorn Helgaas wrote: > > > > External Email > > > > > > > > ---------------------------------------------------------------------- > > > > On Tue, Oct 08, 2019 at 08:25:23AM +0000, Robert Richter wrote: > > > >> On 04.10.19 14:48:13, Bjorn Helgaas wrote: > > > >>> commit 37b22fbfec2d > > > >>> Author: George Cherian > > > >>> Date: Thu Sep 19 02:43:34 2019 +0000 > > > >>> > > > >>> PCI: Apply Cavium ACS quirk to CN99xx and CN11xxx Root Ports > > > >>> > > > >>> Add an array of Cavium Root Port device IDs and apply the quirk only to the > > > >>> listed devices. > > > >>> > > > >>> Instead of applying the quirk to all Root Ports where > > > >>> "(dev->device & 0xf800) == 0xa000", apply it only to CN88xx 0xa180 and > > > >>> 0xa170 Root Ports. > > > > > > All the root ports of CN88xx series will have device id's 0xa180 and 0xa170. > > > > > > This patch currently targets only CN88xx series and not all of the CN8xxx. > > > > > > For eg:- 83xx devices don't wont the quirk to be applied as of today. > > > The quirk > > > > > > needs to be applied only for TX1 series and not oncteon-tx1 series. > > > > > > >> No, this can't be removed. It is a match all for all CN8xxx variants > > > >> (note the 3 'x', all TX1 cores). So all device ids from 0xa000 to > > > >> 0xa7FF are affected here and need the quirk. > > > > OK, I'll drop the patch and wait for a new one. Maybe what was needed > > > > was to keep the "(dev->device & 0xf800) == 0xa000" part and add the > > > > pci_quirk_cavium_acs_ids[] array in addition? > > > > > > > >>> Also apply the quirk to CN99xx (0xaf84) and CN11xxx (0xb884) Root Ports. > > > > > > The device id's for all variants of CN99xx is 0xaf84 and CN11xxx will be > > > 0xb884. > > > > > > So this patch holds good for TX2 as well as TX3 series of processors. > > > > OK, can you and Robert get together and post something with Robert's > > Reviewed-by? Please make the commit log a little more specific about > > which families/variants are supported (the vendor IDs are very > > specific, but not as user-friendly as CN99xx, etc). > > Just to make sure this doesn't get lost, please post an update. I > currently do not have this patch queued up for v5.5 because I haven't > seen a clear consensus on what it should look like. Ping? > > > >> I thought the quirk is CN8xxx specific, but I could be wrong here. > > > >> > > > >> -Robert > > > >> > > > >>> > > > >>> Link: https://urldefense.proofpoint.com/v2/url?u=https-3A__lore.kernel.org_r_20190919024319.GA8792-40dc5-2Deodlnx05.marvell.com&d=DwIBAg&c=nKjWec2b6R0mOyPaz7xtfQ&r=8vKOpC26NZGzQPAMiIlimxyEGCRSJiq-j8yyjPJ6VZ4&m=Vmml-rx3t63ZbbXZ0XaESAM9yAlexE29R-giTbcj4Qk&s=57jKIj8BAydbLpftLt5Ssva7vD6GuoCaIpjTi-sB5kU&e= > > > >>> Fixes: f2ddaf8dfd4a ("PCI: Apply Cavium ThunderX ACS quirk to more Root Ports") > > > >>> Fixes: b404bcfbf035 ("PCI: Add ACS quirk for all Cavium devices") > > > >>> Signed-off-by: George Cherian > > > >>> Signed-off-by: Bjorn Helgaas > > > >>> Cc: stable@vger.kernel.org # v4.12+ > > > >>> > > > >>> diff --git a/drivers/pci/quirks.c b/drivers/pci/quirks.c > > > >>> index 320255e5e8f8..4e5048cb5ec6 100644 > > > >>> --- a/drivers/pci/quirks.c > > > >>> +++ b/drivers/pci/quirks.c > > > >>> @@ -4311,17 +4311,24 @@ static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags) > > > >>> #endif > > > >>> } > > > >>> > > > >>> +static const u16 pci_quirk_cavium_acs_ids[] = { > > > >>> + 0xa180, 0xa170, /* CN88xx family of devices */ > > > >>> + 0xaf84, /* CN99xx family of devices */ > > > >>> + 0xb884, /* CN11xxx family of devices */ > > > >>> +}; > > > >>> + > > > >>> static bool pci_quirk_cavium_acs_match(struct pci_dev *dev) > > > >>> { > > > >>> - /* > > > >>> - * Effectively selects all downstream ports for whole ThunderX 1 > > > >>> - * family by 0xf800 mask (which represents 8 SoCs), while the lower > > > >>> - * bits of device ID are used to indicate which subdevice is used > > > >>> - * within the SoC. > > > >>> - */ > > > >>> - return (pci_is_pcie(dev) && > > > >>> - (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) && > > > >>> - ((dev->device & 0xf800) == 0xa000)); > > > >>> + int i; > > > >>> + > > > >>> + if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) > > > >>> + return false; > > > >>> + > > > >>> + for (i = 0; i < ARRAY_SIZE(pci_quirk_cavium_acs_ids); i++) > > > >>> + if (pci_quirk_cavium_acs_ids[i] == dev->device) > > > >>> + return true; > > > >>> + > > > >>> + return false; > > > >>> } > > > >>> > > > >>> static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)