Received: by 2002:a25:31c3:0:0:0:0:0 with SMTP id x186csp1049208ybx; Thu, 31 Oct 2019 05:03:37 -0700 (PDT) X-Google-Smtp-Source: APXvYqzxEC41bD5u9UJSfNPma091qv/k6cYIJzOnfPcQKSdnYpvW3fHhpNP290WU0i0FlulyPdNi X-Received: by 2002:a17:906:6844:: with SMTP id a4mr3516241ejs.102.1572523417119; Thu, 31 Oct 2019 05:03:37 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1572523417; cv=none; d=google.com; s=arc-20160816; b=kY1hg38BNMwu5iU106qE9F4NU8wqIpac4rCkVE+7GgXkiJhx1Vop0W+psQG1LpnwVb Hh6z0hE/9AOpFkJRpzkWNMaE1d8V0684/3Nk/HspDG98pEDEvzyQtN6uHKLCGlxU3yYV RDQ/+i7c3cT+FfwGhr8na7KxIux5f35UUWZ+JE94Q+hem7F9hptF7j4EQPVJz+RRQQr2 R6m0OuoyVOb0hpgyCIUZtQB+dTp8HeRs+rWan3IBRlxGzJwnMnckyUHwAT+Jwt6lpCyD evdFvkFW+i23epN1BDkORl4lGjFD5NwyAj7R3TnoYyd1ccx/ckCplYbUgkGaWmrWv3z4 QtwA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject; bh=gPAIsbD0wj7sdRNZRO8WzvN6KO2nikjXoYGHBA6IyMA=; b=W6kRGMBDmkGiCC2eKU2LENC9dAZhTdGnVnHI1tgyY1doO4ythARAKinspIje736P0v GpeN/ExdEI3d9b9v+35P6HIx7ZLDSKCZMmeKOySK4ibUXyeQmURBT6mNUIasetmgT5wr a8L1scBDUxjFzhR4Pnnroheymd/cX6DA34p/myoZtpdoBLZ8DIp9gbsqIvlq/WyPtU1a 3Ycpg4TqXVdzo97xeR7yKF68wArEEFkkI5UhxTdpFFBsjQM7zoEy6XoGHKg7U/EJWiy7 3jxyZU4liUiLHawsiuZZlscZh4tA8dny7xvqTAHEASYyPykz0EcnQibQQsMohQc8WQtY WqDA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u3si4116544eda.271.2019.10.31.05.03.12; Thu, 31 Oct 2019 05:03:37 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726772AbfJaMCh (ORCPT + 99 others); Thu, 31 Oct 2019 08:02:37 -0400 Received: from szxga07-in.huawei.com ([45.249.212.35]:57186 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726540AbfJaMCh (ORCPT ); Thu, 31 Oct 2019 08:02:37 -0400 Received: from DGGEMS410-HUB.china.huawei.com (unknown [172.30.72.59]) by Forcepoint Email with ESMTP id 35D97779D44FF684F7B9; Thu, 31 Oct 2019 20:02:35 +0800 (CST) Received: from [127.0.0.1] (10.173.222.27) by DGGEMS410-HUB.china.huawei.com (10.3.19.210) with Microsoft SMTP Server id 14.3.439.0; Thu, 31 Oct 2019 20:02:26 +0800 Subject: Re: [PATCH v2 09/36] irqchip/gic-v3: Add GICv4.1 VPEID size discovery To: Marc Zyngier , , CC: Eric Auger , James Morse , Julien Thierry , Suzuki K Poulose , Thomas Gleixner , Jason Cooper , Lorenzo Pieralisi , "Andrew Murray" , Jayachandran C , "Robert Richter" References: <20191027144234.8395-1-maz@kernel.org> <20191027144234.8395-10-maz@kernel.org> From: Zenghui Yu Message-ID: Date: Thu, 31 Oct 2019 20:02:24 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:68.0) Gecko/20100101 Thunderbird/68.2.0 MIME-Version: 1.0 In-Reply-To: <20191027144234.8395-10-maz@kernel.org> Content-Type: text/plain; charset="utf-8"; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [10.173.222.27] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Marc, On 2019/10/27 22:42, Marc Zyngier wrote: > While GICv4.0 mandates 16 bit worth of VPEIDs, GICv4.1 allows smaller > implementations to be built. Add the required glue to dynamically > compute the limit. > > Signed-off-by: Marc Zyngier > --- > drivers/irqchip/irq-gic-v3-its.c | 11 ++++++++++- > drivers/irqchip/irq-gic-v3.c | 3 +++ > include/linux/irqchip/arm-gic-v3.h | 5 +++++ > 3 files changed, 18 insertions(+), 1 deletion(-) > > diff --git a/drivers/irqchip/irq-gic-v3-its.c b/drivers/irqchip/irq-gic-v3-its.c > index 94c9c2e9f917..40912b3fb0e1 100644 > --- a/drivers/irqchip/irq-gic-v3-its.c > +++ b/drivers/irqchip/irq-gic-v3-its.c > @@ -121,7 +121,16 @@ struct its_node { > #define ITS_ITT_ALIGN SZ_256 > > /* The maximum number of VPEID bits supported by VLPI commands */ > -#define ITS_MAX_VPEID_BITS (16) > +#define ITS_MAX_VPEID_BITS \ > + ({ \ > + int nvpeid = 16; \ > + if (gic_rdists->has_rvpeid && \ > + gic_rdists->gicd_typer2 & GICD_TYPER2_VIL) \ > + nvpeid = 1 + (gic_rdists->gicd_typer2 & \ > + GICD_TYPER2_VID); \ Does it make sense to let nvpeid not more than 16 here? As the spec says "Values above 0x0F are RESERVED". But I don't know why should we have this restriction ;-) Either way, Reviewed-by: Zenghui Yu Thanks > + \ > + nvpeid; \ > + }) > #define ITS_MAX_VPEID (1 << (ITS_MAX_VPEID_BITS)) > > /* Convert page order to size in bytes */ > diff --git a/drivers/irqchip/irq-gic-v3.c b/drivers/irqchip/irq-gic-v3.c > index 4f20caf9bc88..50538709bd49 100644 > --- a/drivers/irqchip/irq-gic-v3.c > +++ b/drivers/irqchip/irq-gic-v3.c > @@ -1556,6 +1556,9 @@ static int __init gic_init_bases(void __iomem *dist_base, > > pr_info("%d SPIs implemented\n", GIC_LINE_NR - 32); > pr_info("%d Extended SPIs implemented\n", GIC_ESPI_NR); > + > + gic_data.rdists.gicd_typer2 = readl_relaxed(gic_data.dist_base + GICD_TYPER2); > + > gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops, > &gic_data); > irq_domain_update_bus_token(gic_data.domain, DOMAIN_BUS_WIRED); > diff --git a/include/linux/irqchip/arm-gic-v3.h b/include/linux/irqchip/arm-gic-v3.h > index c98f34296599..8c6be56da7e9 100644 > --- a/include/linux/irqchip/arm-gic-v3.h > +++ b/include/linux/irqchip/arm-gic-v3.h > @@ -13,6 +13,7 @@ > #define GICD_CTLR 0x0000 > #define GICD_TYPER 0x0004 > #define GICD_IIDR 0x0008 > +#define GICD_TYPER2 0x000C > #define GICD_STATUSR 0x0010 > #define GICD_SETSPI_NSR 0x0040 > #define GICD_CLRSPI_NSR 0x0048 > @@ -89,6 +90,9 @@ > #define GICD_TYPER_ESPIS(typer) \ > (((typer) & GICD_TYPER_ESPI) ? GICD_TYPER_SPIS((typer) >> 27) : 0) > > +#define GICD_TYPER2_VIL (1U << 7) > +#define GICD_TYPER2_VID GENMASK(4, 0) > + > #define GICD_IROUTER_SPI_MODE_ONE (0U << 31) > #define GICD_IROUTER_SPI_MODE_ANY (1U << 31) > > @@ -613,6 +617,7 @@ struct rdists { > void *prop_table_va; > u64 flags; > u32 gicd_typer; > + u32 gicd_typer2; > bool has_vlpis; > bool has_rvpeid; > bool has_direct_lpi; >