Received: by 2002:a25:31c3:0:0:0:0:0 with SMTP id x186csp4474089ybx; Mon, 4 Nov 2019 14:02:28 -0800 (PST) X-Google-Smtp-Source: APXvYqz2E0Zo0+5ekiFEiAFjUf8/IRDlFur0d+KelTBlAjvqzwM4RQHrXaSSbizQHkuJh3hjpDcT X-Received: by 2002:a17:906:b74c:: with SMTP id fx12mr18219033ejb.324.1572904948615; Mon, 04 Nov 2019 14:02:28 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1572904948; cv=none; d=google.com; s=arc-20160816; b=aVtOvIZnmNy+O9ENOdrx90rZRfNRdKp8sUw4MKwjO+1iT1p1QYxXqdx5SJ7CpvPe+f TdpruUj/TCLQj0gXRAcgjkACZghH6OKF2uz7G3kz8cuzwZC6jermHl9YouBIZguxT35n HqAL358LUQEX+jJRj/61jskvfbZ4tqeY36CpnQFFNr9V4hPge3eXNgwpv1Ja6eUfomZV iX3dItfhbAP7SvEbfE75+AlZEOQeRE2MGXQ+/dRElq55AQAl7q+ZqJlrsapZrE0QnLUC I5RaKjh3NdiphuLn128SioNnpB10QZEmw9ojwuAmg01QDqz7xUO29qsWXmk4/orihg8q 6nnw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=zwHYD6x94N/0OGZg/9BrGDjTy0WC9aE84oeakPElJls=; b=yar0OmaWS8S60mj8QpRy5iVWUdNzAS8kH7v/uAMmbW/kdtnH1TeQQO7TDXKfsqV9iP hzfA+rhqiGmcUZs4SEIR6osY8roEl4xXo+g0nEvaWvwX8ureEkXwGHqLC2CDSn4sjGFV ylNapU/H5yGgAaoiSjvPVUqRfXIjYhvp6+loSjHkEP+cXyKDJtU3Rz21+fFKNJs6/8Wc ZrH6h7rULurm3aUHi8FTYacty9BxFBSPXSwvZ5M0nWkOuK/nauMz+f+X0TNHrCdLzV1Z /QTmpdrpwQyvsRwGeF16K0FUBq3mLJ+B4mVXArNy0Wx22qPSqSr4OOY6UYHMeu4FGTWh ysdw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=bddIx1LS; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t30si8585225edt.330.2019.11.04.14.02.05; Mon, 04 Nov 2019 14:02:28 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=bddIx1LS; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387603AbfKDWAb (ORCPT + 99 others); Mon, 4 Nov 2019 17:00:31 -0500 Received: from mail.kernel.org ([198.145.29.99]:58102 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2388855AbfKDWA3 (ORCPT ); Mon, 4 Nov 2019 17:00:29 -0500 Received: from localhost (6.204-14-84.ripe.coltfrance.com [84.14.204.6]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id BFCCD21744; Mon, 4 Nov 2019 22:00:28 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1572904829; bh=N5U55wIakqyhRe6UX1Xc0Agm3a6SqaU6CQ7eXxYzCJs=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=bddIx1LSRlfAAg5FpRwNgu9Q+dNUSojFkfd6Y75Z7/oVJwBOqGp9j9OipFf2BHmGL 8pnLK0l8zzq0sS0SPa+B4gyzEJXzQav+sq9nx1Si1LRi//KFXSmC4cGOt94vu6lC+2 H6176Fcb11hk3V2jNNCfQq9gkspEiw/CNA39qaac= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Hanjun Guo , John Garry , Zhangshaokun , Catalin Marinas Subject: [PATCH 4.19 043/149] arm64: Add MIDR encoding for HiSilicon Taishan CPUs Date: Mon, 4 Nov 2019 22:43:56 +0100 Message-Id: <20191104212138.923940327@linuxfoundation.org> X-Mailer: git-send-email 2.23.0 In-Reply-To: <20191104212126.090054740@linuxfoundation.org> References: <20191104212126.090054740@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Hanjun Guo commit efd00c722ca855745fcc35a7e6675b5a782a3fc8 upstream. Adding the MIDR encodings for HiSilicon Taishan v110 CPUs, which is used in Kunpeng ARM64 server SoCs. TSV110 is the abbreviation of Taishan v110. Signed-off-by: Hanjun Guo Reviewed-by: John Garry Reviewed-by: Zhangshaokun Signed-off-by: Catalin Marinas Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 4 ++++ 1 file changed, 4 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -68,6 +68,7 @@ #define ARM_CPU_IMP_BRCM 0x42 #define ARM_CPU_IMP_QCOM 0x51 #define ARM_CPU_IMP_NVIDIA 0x4E +#define ARM_CPU_IMP_HISI 0x48 #define ARM_CPU_PART_AEM_V8 0xD0F #define ARM_CPU_PART_FOUNDATION 0xD00 @@ -96,6 +97,8 @@ #define NVIDIA_CPU_PART_DENVER 0x003 #define NVIDIA_CPU_PART_CARMEL 0x004 +#define HISI_CPU_PART_TSV110 0xD01 + #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53) #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57) #define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72) @@ -114,6 +117,7 @@ #define MIDR_QCOM_KRYO MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO) #define MIDR_NVIDIA_DENVER MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_DENVER) #define MIDR_NVIDIA_CARMEL MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_CARMEL) +#define MIDR_HISI_TSV110 MIDR_CPU_MODEL(ARM_CPU_IMP_HISI, HISI_CPU_PART_TSV110) #ifndef __ASSEMBLY__