Received: by 2002:a25:31c3:0:0:0:0:0 with SMTP id x186csp527909ybx; Tue, 5 Nov 2019 01:15:49 -0800 (PST) X-Google-Smtp-Source: APXvYqwiSS2xkZE/K+X313ses9wamgpWjFNk1kicHFZqFFGMvj5E4CHqYh8gzOYJhJA9bxSy2BFE X-Received: by 2002:a50:ff12:: with SMTP id a18mr34005114edu.200.1572945349778; Tue, 05 Nov 2019 01:15:49 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1572945349; cv=none; d=google.com; s=arc-20160816; b=RC9eLlTUAbdHxDvvEoKpH1nYX22G4gkCu689OHywMom/qDxV49uusAoGJUvBRuZFVC B2NMCTYBi3LjvkAe6qwQFXD7cbZDZ+jqZ78d1xszp8ta84WkDUMkarZt+F6trvxOwKSW 3xuKqMJrO/lagyuSR7Qx2+AgqGSBYjvvko5oUIlUiLKJ4zRzrJkkJsT4AAfGWmZhXQDk TvE9j4AppmG/blZMPECnXvY5KfyldlV+gy5cGjLk0yf5k6ZY8cyR/gNWm87w6Q+TsZKB l7IBb2J+1UBLrajcECCr4Nvz8HJMd0FZoBONGjVGhXeqPEtwtKvvhFfO2u3jqDczbbS+ Fapw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=mJqAJi80uNuAQk94TTnHCg+DC1SQ3bbIzSBPlnDTFQQ=; b=DdugsTZVhwRIzNWpqTIzlWssnNoMNk49uV119YomZ/WM3/23lHnvuSKc5zz4jF1eWD Slr1VgX3Dpd5yNTsZljpSCZif9UPmdKmkwoE7nN7uOF5VprHFAfFElGAK+qAs1MG2Cvq THQsxz1FOvKh+8K+UR0SekbVGBDChPvu7rgjyD6Q8lR3+OS9iUDBiOkcVGNujbL5vSxg pRQeqVxpk86YMtV0xWa+UAXm0W9isW8HwDV793akEdssEFifbHUlorAOuOUYMHdriTaL +uKd8YWAMhMndYAE/y65QHSY+OcaToNJS8biWHXf1wmCUiUFEEYI7Ouekhxtgv1ji1mR m1Rg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q17si12962029ejm.165.2019.11.05.01.15.26; Tue, 05 Nov 2019 01:15:49 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730698AbfKEJNr (ORCPT + 99 others); Tue, 5 Nov 2019 04:13:47 -0500 Received: from inva021.nxp.com ([92.121.34.21]:43440 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730433AbfKEJNr (ORCPT ); Tue, 5 Nov 2019 04:13:47 -0500 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id AF57F2004DA; Tue, 5 Nov 2019 10:13:44 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 335562004B0; Tue, 5 Nov 2019 10:13:40 +0100 (CET) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 4E2DD402B4; Tue, 5 Nov 2019 17:13:34 +0800 (SGT) From: Wen He To: linux-devel@linux.nxdi.nxp.com, Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Li Yang , devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Wen He Subject: [v6 1/2] dt/bindings: clk: Add YAML schemas for LS1028A Display Clock bindings Date: Tue, 5 Nov 2019 17:02:20 +0800 Message-Id: <20191105090221.45381-1-wen.he_1@nxp.com> X-Mailer: git-send-email 2.9.5 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LS1028A has a clock domain PXLCLK0 used for provide pixel clocks to Display output interface. Add a YAML schema for this. Signed-off-by: Wen He Reviewed-by: Rob Herring --- change in v6: - no change .../devicetree/bindings/clock/fsl,plldig.yaml | 43 +++++++++++++++++++ 1 file changed, 43 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/fsl,plldig.yaml diff --git a/Documentation/devicetree/bindings/clock/fsl,plldig.yaml b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml new file mode 100644 index 000000000000..32274e94aafc --- /dev/null +++ b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml @@ -0,0 +1,43 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/bindings/clock/fsl,plldig.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP QorIQ Layerscape LS1028A Display PIXEL Clock Binding + +maintainers: + - Wen He + +description: | + NXP LS1028A has a clock domain PXLCLK0 used for the Display output + interface in the display core, as implemented in TSMC CLN28HPM PLL. + which generate and offers pixel clocks to Display. + +properties: + compatible: + const: fsl,ls1028a-plldig + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +examples: + # Display PIXEL Clock node: + - | + dpclk: clock-display@f1f0000 { + compatible = "fsl,ls1028a-plldig"; + reg = <0x0 0xf1f0000 0x0 0xffff>; + #clock-cells = <0>; + clocks = <&osc_27m>; + }; + +... -- 2.17.1