Received: by 2002:a25:31c3:0:0:0:0:0 with SMTP id x186csp468140ybx; Wed, 6 Nov 2019 21:00:01 -0800 (PST) X-Google-Smtp-Source: APXvYqxDUHZSgTBbU/D3nlYv+L0xtSNm/4cI2V2myznbQIJjgHZOEKC0+7Rm5cvlCX2/kqLmqwqe X-Received: by 2002:a50:fc02:: with SMTP id i2mr1549254edr.284.1573102801008; Wed, 06 Nov 2019 21:00:01 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1573102801; cv=none; d=google.com; s=arc-20160816; b=iHa14CVSM5BD6dsN1O2tk0iiVNn5pHkkn1dN8HsheHSdbgFosWDGlOUMrEu3Tcy/CJ 5GnWQjNLeCAk/WremZE//ajAmvZNqZG+IWhSxEd5SewWUUhhkleB5guTS/PGJ1BlVObK 1xXC3S+YyQBefQ7SAGs6uARiOkmylTWK8yW6lJusBMbj+pE144q1mpGzCEIZk/g1bw0V Lk/t3gCT9g7a6d2P1Qvit41SlnDCDbbhELJe6zMfK+uvThq3u+rypVXZs2jX8sJt1w6w htymm71D+tY3d9GL3HkUtXGRnXNQlSTXL4CdDBrbKLSGs1dd1flYKnxJiZTaXLt/dN20 sW2g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=ddfjAO9MpIiKJ7aayY3g7kYKfnVp24qyieQEyY16OeA=; b=W812l7TaHZk58aMXUY+wvMaB7dOn9TP0TzHkr78+BM8XbpQXK5srrueq7Y7AUlerLv uyiCj1xR8ba6yABboTQfn9Q5jCTLLWoTe5PJJHG0IjsVN/oyqTjBKJviCVVsJpu7KXRw 8R6I0PjSeCZPwa7fdTgMFM+1xgTQl4jXonqa7Sf1HcC86INypIhisSpu3X/3H4oDp3MK wA5yXf4an73X4kqMQOJtZxe+kaDR8DpqJyPo3hZgz3ORi7nFuNYuEO+vvftA/yYEKSfB xNAOgSIScdWteu2I345AcVpFxESvmyLDzmQE0VLx9jM/nlbc0MjYkpAAacav0arlbdfp ba4A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u11si697019edi.385.2019.11.06.20.59.37; Wed, 06 Nov 2019 21:00:00 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1733157AbfKGE7F (ORCPT + 99 others); Wed, 6 Nov 2019 23:59:05 -0500 Received: from mx.socionext.com ([202.248.49.38]:53324 "EHLO mx.socionext.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726582AbfKGE7F (ORCPT ); Wed, 6 Nov 2019 23:59:05 -0500 Received: from unknown (HELO iyokan-ex.css.socionext.com) ([172.31.9.54]) by mx.socionext.com with ESMTP; 07 Nov 2019 13:59:04 +0900 Received: from mail.mfilter.local (m-filter-1 [10.213.24.61]) by iyokan-ex.css.socionext.com (Postfix) with ESMTP id 6CFD8605F8; Thu, 7 Nov 2019 13:59:04 +0900 (JST) Received: from 172.31.9.51 (172.31.9.51) by m-FILTER with ESMTP; Thu, 7 Nov 2019 13:59:11 +0900 Received: from plum.e01.socionext.com (unknown [10.213.132.32]) by kinkan.css.socionext.com (Postfix) with ESMTP id EC4601A0E9F; Thu, 7 Nov 2019 13:59:03 +0900 (JST) From: Kunihiko Hayashi To: Lorenzo Pieralisi , Andrew Murray , Bjorn Helgaas Cc: linux-pci@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Masami Hiramatsu , Jassi Brar , Kunihiko Hayashi Subject: [PATCH 1/2] PCI: uniphier: Set mode register to host mode Date: Thu, 7 Nov 2019 13:58:14 +0900 Message-Id: <1573102695-7018-1-git-send-email-hayashi.kunihiko@socionext.com> X-Mailer: git-send-email 2.7.4 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In order to avoid effect of the initial mode depending on SoCs, this patch sets the mode register to host(RC) mode. Signed-off-by: Kunihiko Hayashi --- drivers/pci/controller/dwc/pcie-uniphier.c | 10 ++++++++++ 1 file changed, 10 insertions(+) diff --git a/drivers/pci/controller/dwc/pcie-uniphier.c b/drivers/pci/controller/dwc/pcie-uniphier.c index 3f30ee4..8fd7bad 100644 --- a/drivers/pci/controller/dwc/pcie-uniphier.c +++ b/drivers/pci/controller/dwc/pcie-uniphier.c @@ -33,6 +33,10 @@ #define PCL_PIPEMON 0x0044 #define PCL_PCLK_ALIVE BIT(15) +#define PCL_MODE 0x8000 +#define PCL_MODE_REGEN BIT(8) +#define PCL_MODE_REGVAL BIT(0) + #define PCL_APP_READY_CTRL 0x8008 #define PCL_APP_LTSSM_ENABLE BIT(0) @@ -85,6 +89,12 @@ static void uniphier_pcie_init_rc(struct uniphier_pcie_priv *priv) { u32 val; + /* set RC MODE */ + val = readl(priv->base + PCL_MODE); + val |= PCL_MODE_REGEN; + val &= ~PCL_MODE_REGVAL; + writel(val, priv->base + PCL_MODE); + /* use auxiliary power detection */ val = readl(priv->base + PCL_APP_PM0); val |= PCL_SYS_AUX_PWR_DET; -- 2.7.4