Received: by 2002:a25:31c3:0:0:0:0:0 with SMTP id x186csp2260008ybx; Fri, 8 Nov 2019 02:00:48 -0800 (PST) X-Google-Smtp-Source: APXvYqx97Pyl5zzD0t2E5HQepfDtC6Zss41j+VbGFC14J/8S3wABEupsnUtEUeDRrf/On0/M9kK9 X-Received: by 2002:a17:906:13d5:: with SMTP id g21mr7710084ejc.72.1573207248428; Fri, 08 Nov 2019 02:00:48 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1573207248; cv=none; d=google.com; s=arc-20160816; b=P9UTWHk+EchwYm/x1prqfQlzyrYVwwHCXMBgKzJULAfIgNgB+dQP06PqU9dviaVXVs WpE4rVyz3MHS5aUSMHGAdyB9twMTlbHNDAWjYV4MCDjAbkTnC0nM5AQvjgTdpYTORkU7 IUOrQS87EE4JZtJH3lJLNiWX6prXBSSm0b+DkXRr5cdpz5AUp7WPMElDaZXbwIMpo+UP 8NZGllg+55SddIrMmTkCOVw5CJKKpsTHahryfxFevNKMoMPIy4ObHLGN3mBAkcctVeWD kgu+JDr6wPkhlViGmn4PJwwI0O1UxSrbBdkDYFx7g6gD4SVF/e9WVkBhU0qvEBaEIu3j z1Rg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=etFnj0btIEsVZyZBom7f98HPL26lWQtm4Q0qTYP0nbc=; b=JEfIDpftJriv3HyICyV1eQCG9xlweRLXjYcuyjytPcGy2wWL2Y0yrTpbRWO8Qhk2mb EZ1oROIFXTdugVOUfGfL3D4E3ARVIlhiMDtFWLBFBiJqO4NckexFKPuFyK2u7kMe0g2z YweNwOViVMp8wm8pVBBxeSMKZCwxe0sBH7UUA45OL/QHHtX1IRg65jaUbet9kaM3eSP0 fHxjQnp0CScvC0P9hhNENqSJrcYb9NFnNu8zCVqY3Zhb84JRB2QZNNzwer7lT7lSxoch +B/ziDdz/vTf/csuTiy43mxv4FWJWQOqufX8ACQYOuhjXldZ0noO18IN/z/hJ8P4AE5m apeQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q17si3433072ejm.165.2019.11.08.02.00.24; Fri, 08 Nov 2019 02:00:48 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731028AbfKHJ7a (ORCPT + 99 others); Fri, 8 Nov 2019 04:59:30 -0500 Received: from inva020.nxp.com ([92.121.34.13]:51686 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728513AbfKHJ7a (ORCPT ); Fri, 8 Nov 2019 04:59:30 -0500 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id D365E1A0368; Fri, 8 Nov 2019 10:59:27 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 51EA81A036C; Fri, 8 Nov 2019 10:59:23 +0100 (CET) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 63A25402DF; Fri, 8 Nov 2019 17:59:17 +0800 (SGT) From: Wen He To: linux-devel@linux.nxdi.nxp.com, Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Li Yang , devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Wen He Subject: [v7 1/2] dt/bindings: clk: Add YAML schemas for LS1028A Display Clock bindings Date: Fri, 8 Nov 2019 17:47:34 +0800 Message-Id: <20191108094735.8174-1-wen.he_1@nxp.com> X-Mailer: git-send-email 2.9.5 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LS1028A has a clock domain PXLCLK0 used for provide pixel clocks to Display output interface. Add a YAML schema for this. Signed-off-by: Wen He Reviewed-by: Rob Herring --- .../devicetree/bindings/clock/fsl,plldig.yaml | 43 +++++++++++++++++++ 1 file changed, 43 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/fsl,plldig.yaml diff --git a/Documentation/devicetree/bindings/clock/fsl,plldig.yaml b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml new file mode 100644 index 000000000000..32274e94aafc --- /dev/null +++ b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml @@ -0,0 +1,43 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/bindings/clock/fsl,plldig.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP QorIQ Layerscape LS1028A Display PIXEL Clock Binding + +maintainers: + - Wen He + +description: | + NXP LS1028A has a clock domain PXLCLK0 used for the Display output + interface in the display core, as implemented in TSMC CLN28HPM PLL. + which generate and offers pixel clocks to Display. + +properties: + compatible: + const: fsl,ls1028a-plldig + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +examples: + # Display PIXEL Clock node: + - | + dpclk: clock-display@f1f0000 { + compatible = "fsl,ls1028a-plldig"; + reg = <0x0 0xf1f0000 0x0 0xffff>; + #clock-cells = <0>; + clocks = <&osc_27m>; + }; + +... -- 2.17.1