Received: by 2002:a25:31c3:0:0:0:0:0 with SMTP id x186csp6021773ybx; Mon, 11 Nov 2019 02:33:26 -0800 (PST) X-Google-Smtp-Source: APXvYqyFv+wSh6/5swKSxuvZ25LV3oF/CuPm0EFhE+Vv7ZcQJ2iO1gyOcJZrFpJpn3RlgthmxIr0 X-Received: by 2002:aa7:d44c:: with SMTP id q12mr25442086edr.108.1573468406262; Mon, 11 Nov 2019 02:33:26 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1573468406; cv=none; d=google.com; s=arc-20160816; b=cUbpBpty5Pf/RsKRgKxE41QVkG6ZJ0dJ4SEk8Ky/ZtkGguDJ5miasW8FNCuBwFcKZ0 1l47mk4d8ucYtIOzurHn4FdOT5SzaQ3azqFV4HnZBN60Hd3Cv9zTmDg34rfiLBAPqgoW IdTbSbnDEmppV0VJcUDkrQyCwCs2gIWp1Olcji2L1hdGjGtRjNzKUKzqgFOlylRM+cpG KaM/hxmJVGNm4gNRlG0FrtwZaQtPL/wxrG4gwnXTCAQNdEg77uFBBTIIbdoP9PQea5l1 DJRW5Am7dLOccQsNZjzOamet0A/Ua/qVXqr2U5asUY6nV5SmFf9bUhWVFCYRRQDGLUWD p2Vg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=etFnj0btIEsVZyZBom7f98HPL26lWQtm4Q0qTYP0nbc=; b=b/ESAD4cRThdIlJf5zNEpHXdaUP3R8mN5nR3KqodakLFtXlfYjykoz7r//I5sBLfHH Z7/flsQJXp7NHNRHOeN7n7qCTkSuQMdCxuEO5H/OcNmhLGOMIa4wTK57aBLXqNK88v5f hyTrJF8h5mGhmp2roXXBZMT/oou3uSM6usHqgvz5jETQEbhkjvArrkXUnTrMh5bIEyiu QBG4X1Zp2DEeRVzyJARPIv93Ue0xYOHXdylJgmG/ZSDph4rJc+XEqB4L8dPFjnYy8Ew9 SgXl0wKwplnTc3xjMbhA/2ChxzyNh8szorI88CJLeZftC87Go6wc7/BnInuV4EkdH/Yv cT6g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id jx9si4173980ejb.32.2019.11.11.02.33.03; Mon, 11 Nov 2019 02:33:26 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726857AbfKKKcg (ORCPT + 99 others); Mon, 11 Nov 2019 05:32:36 -0500 Received: from inva020.nxp.com ([92.121.34.13]:37450 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726768AbfKKKcg (ORCPT ); Mon, 11 Nov 2019 05:32:36 -0500 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id EA92F1A011D; Mon, 11 Nov 2019 11:32:33 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id CCA931A00B1; Mon, 11 Nov 2019 11:32:29 +0100 (CET) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 643BD402B7; Mon, 11 Nov 2019 18:32:24 +0800 (SGT) From: Wen He To: Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Li Yang , devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Wen He Subject: [v8 1/2] dt/bindings: clk: Add YAML schemas for LS1028A Display Clock bindings Date: Mon, 11 Nov 2019 18:20:55 +0800 Message-Id: <20191111102056.43148-1-wen.he_1@nxp.com> X-Mailer: git-send-email 2.9.5 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LS1028A has a clock domain PXLCLK0 used for provide pixel clocks to Display output interface. Add a YAML schema for this. Signed-off-by: Wen He Reviewed-by: Rob Herring --- .../devicetree/bindings/clock/fsl,plldig.yaml | 43 +++++++++++++++++++ 1 file changed, 43 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/fsl,plldig.yaml diff --git a/Documentation/devicetree/bindings/clock/fsl,plldig.yaml b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml new file mode 100644 index 000000000000..32274e94aafc --- /dev/null +++ b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml @@ -0,0 +1,43 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/bindings/clock/fsl,plldig.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP QorIQ Layerscape LS1028A Display PIXEL Clock Binding + +maintainers: + - Wen He + +description: | + NXP LS1028A has a clock domain PXLCLK0 used for the Display output + interface in the display core, as implemented in TSMC CLN28HPM PLL. + which generate and offers pixel clocks to Display. + +properties: + compatible: + const: fsl,ls1028a-plldig + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +examples: + # Display PIXEL Clock node: + - | + dpclk: clock-display@f1f0000 { + compatible = "fsl,ls1028a-plldig"; + reg = <0x0 0xf1f0000 0x0 0xffff>; + #clock-cells = <0>; + clocks = <&osc_27m>; + }; + +... -- 2.17.1