Received: by 2002:a25:7ec1:0:0:0:0:0 with SMTP id z184csp181337ybc; Mon, 18 Nov 2019 22:56:42 -0800 (PST) X-Google-Smtp-Source: APXvYqxRYhUoY3iR1ZFA8L5aoxHaJ6A8RSKC1G1lF2FxaEqjS3AKiGEIXgHd/ZqDTYDyTO73PB5s X-Received: by 2002:a17:906:5397:: with SMTP id g23mr31703357ejo.93.1574146602149; Mon, 18 Nov 2019 22:56:42 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1574146602; cv=none; d=google.com; s=arc-20160816; b=zegEppN2h6TCGzTsilDosoiSLEV9hLFtx3ZDV2sbibPSHUM8fh5dMrJv2HWe67NWCP 1eWh0pBUjIwleDpZfzPlhEknQMrEmJAdaKWWdudEqyL6h5LuQdQpaV9rgBPEv9aI+f/E +U2hTnfrZXsmvWl5U7MBAaUG++SsjAxKy8szRB/XwvyRnrAnGV1b/IbZNWb2EYe6b071 Ch4qC0fNMnqZjPuCbXTO8qvZifeu0ahBpImXowUUQNaBTaQ+mGqKhtFldQn3HqiCcTTm +MxDxvM2oBCGteo6qpELtplF8I3LYNO93Oh6KSHmV1/s51rxVMLxOh0tYgTUG4/RomV3 DvJA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=hhw4BWeeVcz8xLxIokzFyORcQ3cfaZsIWQBZ3CnbjfA=; b=ye9mP0R344wAwGna4yWDMZbgYpWP3Xr3axMxVh3fhs++/56QIyyFR85vJd4gTSkSYA p5t7ZS+K/HqtkwEhY8pOsy4th1z04slrOakTN9vL+wjroQ/EzhlFoQckRMBfPWOnFpPZ BmscmA2f0Rkq3sIT+Nq9+dIT3dcrx2n0PMDnvs4IdvLuB8pjpdMyPAfDNvUTCsPCRhbf /oTdXzfFuhJh8tqWjQQg0m+hyaNjXcvbjYHiqizOzzJrFExVshYT48e45bWfqzofetQ2 to45R8WxBIltDIuFUvYPt+b4WvvZGFIw4n6Tg2ZGRh8TJyAPUrQp4TzWFOrvSC1LS32S rUaA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=E8GGYqgf; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y2si16118109ede.431.2019.11.18.22.56.17; Mon, 18 Nov 2019 22:56:42 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=E8GGYqgf; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728091AbfKSGwF (ORCPT + 99 others); Tue, 19 Nov 2019 01:52:05 -0500 Received: from hqemgate15.nvidia.com ([216.228.121.64]:14242 "EHLO hqemgate15.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727521AbfKSGu6 (ORCPT ); Tue, 19 Nov 2019 01:50:58 -0500 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate15.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Mon, 18 Nov 2019 22:50:54 -0800 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Mon, 18 Nov 2019 22:50:57 -0800 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Mon, 18 Nov 2019 22:50:57 -0800 Received: from HQMAIL109.nvidia.com (172.20.187.15) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 19 Nov 2019 06:50:57 +0000 Received: from HQMAIL101.nvidia.com (172.20.187.10) by HQMAIL109.nvidia.com (172.20.187.15) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 19 Nov 2019 06:50:57 +0000 Received: from hqnvemgw03.nvidia.com (10.124.88.68) by HQMAIL101.nvidia.com (172.20.187.10) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Tue, 19 Nov 2019 06:50:57 +0000 Received: from skomatineni-linux.nvidia.com (Not Verified[10.2.175.254]) by hqnvemgw03.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Mon, 18 Nov 2019 22:50:56 -0800 From: Sowjanya Komatineni To: , , , , , , , , , CC: , , , , , , , , , , , , , , , , , Subject: [PATCH v1 04/17] soc: tegra: Add Tegra PMC clock registrations into PMC driver Date: Mon, 18 Nov 2019 22:50:21 -0800 Message-ID: <1574146234-3871-5-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1574146234-3871-1-git-send-email-skomatineni@nvidia.com> References: <1574146234-3871-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1574146255; bh=hhw4BWeeVcz8xLxIokzFyORcQ3cfaZsIWQBZ3CnbjfA=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=E8GGYqgfW8lTW+a/LLwcM2M8/YXbj94Jz5UqN0sAdjLw1Vxz3JLIIBM2o8H1dXGO8 JwOJMi8yfJODhxq24Zu6+L2oIV7n4QJUU29UHJjjUfd3jNGvqlh3H3mroJuT2GM4dh Zmvls5r5beMInTPj/Ht6B4sQcDwx2JA0/1cYsMoorCiiwZxvsUQ98vb8XmuBozlh3t doZgenRLf3Vpynga/sPS0QGAXGvYowwu43uYrqhIdekoO69zAhqIzP2VZWKt3THLC3 rxzjRl0Z89cfXL65HSDc6Sytz5lvplHQFcttIa4Kv1agSph/uxyNVL1r25+Zcp82EP MgRT45OcgV99A== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Tegra PMC has clk_out_1, clk_out_2, clk_out_3 with mux and gate for each of these clocks. Currently these PMC clocks are registered by Tegra clock driver using clk_register_mux and clk_register_gate by passing PMC base address and register offsets and PMC programming for these clocks happens through direct PMC access by the clock driver. With this, when PMC is in secure mode any direct PMC access from the non-secure world does not go through and these clocks will not be functional. This patch adds these clocks registration with PMC as a clock provider for these clocks. clk_ops callback implementations for these clocks uses tegra_pmc_readl and tegra_pmc_writel which supports PMC programming in secure mode and non-secure mode. Signed-off-by: Sowjanya Komatineni --- drivers/soc/tegra/pmc.c | 330 ++++++++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 330 insertions(+) diff --git a/drivers/soc/tegra/pmc.c b/drivers/soc/tegra/pmc.c index 7a5aab0b993b..790a6619ba32 100644 --- a/drivers/soc/tegra/pmc.c +++ b/drivers/soc/tegra/pmc.c @@ -13,6 +13,9 @@ #include #include +#include +#include +#include #include #include #include @@ -48,6 +51,7 @@ #include #include #include +#include #define PMC_CNTRL 0x0 #define PMC_CNTRL_INTR_POLARITY BIT(17) /* inverts INTR polarity */ @@ -108,6 +112,7 @@ #define PMC_WAKE2_STATUS 0x168 #define PMC_SW_WAKE2_STATUS 0x16c +#define PMC_CLK_OUT_CNTRL 0x1a8 #define PMC_SATA_PWRGT 0x1ac #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5) #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4) @@ -170,6 +175,78 @@ #define TEGRA_SMC_PMC_READ 0xaa #define TEGRA_SMC_PMC_WRITE 0xbb +struct pmc_clk_mux { + struct clk_hw hw; + unsigned long offs; + u32 mask; + u32 shift; + /* register lock */ + spinlock_t *lock; +}; + +#define to_pmc_clk_mux(_hw) container_of(_hw, struct pmc_clk_mux, hw) + +struct pmc_clk_gate { + struct clk_hw hw; + unsigned long offs; + u32 shift; + /* register lock */ + spinlock_t *lock; +}; + +#define to_pmc_clk_gate(_hw) container_of(_hw, struct pmc_clk_gate, hw) + +struct pmc_clk_init_data { + char *mux_name; + char *gate_name; + const char **parents; + int num_parents; + int mux_id; + int gate_id; + char *dev_name; + u8 mux_shift; + u8 gate_shift; + u8 init_parent; + int init_state; + struct pmc_clk_mux mux; + struct pmc_clk_gate gate; +}; + +#define PMC_CLK(_num, _mux_shift, _gate_shift, _init_parent, _init_state)\ + {\ + .mux_name = "clk_out_" #_num "_mux",\ + .gate_name = "clk_out_" #_num,\ + .parents = clk_out ##_num ##_parents,\ + .num_parents = ARRAY_SIZE(clk_out ##_num ##_parents),\ + .mux_id = TEGRA_PMC_CLK_OUT_ ##_num ##_MUX,\ + .gate_id = TEGRA_PMC_CLK_OUT_ ##_num,\ + .dev_name = "extern" #_num,\ + .mux_shift = _mux_shift,\ + .gate_shift = _gate_shift,\ + .init_parent = _init_parent,\ + .init_state = _init_state,\ + } + +static DEFINE_SPINLOCK(clk_out_lock); + +static const char *clk_out1_parents[] = { "clk_m", "clk_m_div2", + "clk_m_div4", "extern1", +}; + +static const char *clk_out2_parents[] = { "clk_m", "clk_m_div2", + "clk_m_div4", "extern2", +}; + +static const char *clk_out3_parents[] = { "clk_m", "clk_m_div2", + "clk_m_div4", "extern3", +}; + +static struct pmc_clk_init_data tegra_pmc_clks_data[] = { + PMC_CLK(1, 6, 2, 3, 1), + PMC_CLK(2, 14, 10, 0, 0), + PMC_CLK(3, 22, 18, 0, 0), +}; + struct tegra_powergate { struct generic_pm_domain genpd; struct tegra_pmc *pmc; @@ -279,6 +356,9 @@ struct tegra_pmc_soc { */ const struct tegra_wake_event *wake_events; unsigned int num_wake_events; + + struct pmc_clk_init_data *pmc_clks_data; + unsigned int num_pmc_clks; }; static const char * const tegra186_reset_sources[] = { @@ -2299,6 +2379,241 @@ static int tegra_pmc_clk_notify_cb(struct notifier_block *nb, return NOTIFY_OK; } +static void pmc_clk_fence_udelay(u32 offset) +{ + tegra_pmc_readl(pmc, offset); + /* pmc clk propagation delay 2 us */ + udelay(2); +} + +static u8 pmc_clk_mux_get_parent(struct clk_hw *hw) +{ + struct pmc_clk_mux *mux = to_pmc_clk_mux(hw); + int num_parents = clk_hw_get_num_parents(hw); + u32 val; + + val = tegra_pmc_readl(pmc, mux->offs) >> mux->shift; + val &= mux->mask; + + if (val >= num_parents) + return -EINVAL; + + return val; +} + +static int pmc_clk_mux_set_parent(struct clk_hw *hw, u8 index) +{ + struct pmc_clk_mux *mux = to_pmc_clk_mux(hw); + u32 val; + unsigned long flags = 0; + + spin_lock_irqsave(mux->lock, flags); + + val = tegra_pmc_readl(pmc, mux->offs); + val &= ~(mux->mask << mux->shift); + val |= index << mux->shift; + tegra_pmc_writel(pmc, val, mux->offs); + pmc_clk_fence_udelay(mux->offs); + + spin_unlock_irqrestore(mux->lock, flags); + + return 0; +} + +static const struct clk_ops pmc_clk_mux_ops = { + .get_parent = pmc_clk_mux_get_parent, + .set_parent = pmc_clk_mux_set_parent, + .determine_rate = __clk_mux_determine_rate, +}; + +static struct clk * +tegra_pmc_clk_mux_register(const char *name, const char * const *parent_names, + int num_parents, unsigned long flags, + struct pmc_clk_mux *mux, unsigned long offset, + u32 shift, u32 mask, spinlock_t *lock) +{ + struct clk_init_data init; + + mux = kzalloc(sizeof(*mux), GFP_KERNEL); + if (!mux) + return ERR_PTR(-ENOMEM); + + init.name = name; + init.ops = &pmc_clk_mux_ops; + init.parent_names = parent_names; + init.num_parents = num_parents; + init.flags = flags; + + mux->hw.init = &init; + mux->offs = offset; + mux->mask = mask; + mux->shift = shift; + mux->lock = lock; + + return clk_register(NULL, &mux->hw); +} + +static int pmc_clk_is_enabled(struct clk_hw *hw) +{ + struct pmc_clk_gate *gate = to_pmc_clk_gate(hw); + + return tegra_pmc_readl(pmc, gate->offs) & BIT(gate->shift) ? 1 : 0; +} + +static void pmc_clk_set_state(struct clk_hw *hw, int state) +{ + struct pmc_clk_gate *gate = to_pmc_clk_gate(hw); + u32 val; + unsigned long flags = 0; + + spin_lock_irqsave(gate->lock, flags); + + val = tegra_pmc_readl(pmc, gate->offs); + val = state ? (val | BIT(gate->shift)) : (val & ~BIT(gate->shift)); + tegra_pmc_writel(pmc, val, gate->offs); + pmc_clk_fence_udelay(gate->offs); + + spin_unlock_irqrestore(gate->lock, flags); +} + +static int pmc_clk_enable(struct clk_hw *hw) +{ + pmc_clk_set_state(hw, 1); + + return 0; +} + +static void pmc_clk_disable(struct clk_hw *hw) +{ + pmc_clk_set_state(hw, 0); +} + +static const struct clk_ops pmc_clk_gate_ops = { + .is_enabled = pmc_clk_is_enabled, + .enable = pmc_clk_enable, + .disable = pmc_clk_disable, +}; + +static struct clk * +tegra_pmc_clk_gate_register(const char *name, const char *parent_name, + unsigned long flags, struct pmc_clk_gate *gate, + unsigned long offset, u32 shift, spinlock_t *lock) +{ + struct clk_init_data init; + + gate = kzalloc(sizeof(*gate), GFP_KERNEL); + if (!gate) + return ERR_PTR(-ENOMEM); + + init.name = name; + init.ops = &pmc_clk_gate_ops; + init.parent_names = &parent_name; + init.num_parents = 1; + init.flags = flags; + + gate->hw.init = &init; + gate->offs = offset; + gate->shift = shift; + gate->lock = lock; + + return clk_register(NULL, &gate->hw); +} + +static void tegra_pmc_clock_register(struct tegra_pmc *pmc, + struct device_node *np) +{ + struct clk *clkmux, *clkgate, *parent; + struct clk_onecell_data *clk_data; + unsigned int num_clks; + int i, ret = 0; + + /* each pmc clock output has a mux and a gate */ + num_clks = pmc->soc->num_pmc_clks * 2; + + if (!num_clks) + return; + + clk_data = kmalloc(sizeof(*clk_data), GFP_KERNEL); + if (!clk_data) + return; + + clk_data->clks = kcalloc(num_clks, sizeof(*clk_data->clks), + GFP_KERNEL); + if (!clk_data->clks) + goto free_clkdata; + + clk_data->clk_num = num_clks; + + for (i = 0; i < pmc->soc->num_pmc_clks; i++) { + struct pmc_clk_init_data *data; + + data = pmc->soc->pmc_clks_data + i; + + clkmux = tegra_pmc_clk_mux_register(data->mux_name, + data->parents, + data->num_parents, + CLK_SET_RATE_NO_REPARENT | + CLK_SET_RATE_PARENT, + &data->mux, + PMC_CLK_OUT_CNTRL, + data->mux_shift, + 3, &clk_out_lock); + if (IS_ERR(clkmux)) + goto free_clks; + + clk_data->clks[data->mux_id] = clkmux; + + clkgate = tegra_pmc_clk_gate_register(data->gate_name, + data->mux_name, + CLK_SET_RATE_PARENT, + &data->gate, + PMC_CLK_OUT_CNTRL, + data->gate_shift, + &clk_out_lock); + if (IS_ERR(clkgate)) + goto free_clks; + + clk_data->clks[data->gate_id] = clkgate; + + ret = clk_set_parent(clkgate, clkmux); + if (ret < 0) { + pr_err("%s: Failed to set parent of %s to %s\n", + __func__, __clk_get_name(clkgate), + __clk_get_name(clkmux)); + } + + clk_register_clkdev(clkgate, data->dev_name, data->gate_name); + + /* configure initial clock parent and state */ + parent = clk_get_sys(data->gate_name, + data->parents[data->init_parent]); + ret = clk_set_parent(clkmux, parent); + if (ret < 0) { + pr_err("%s: Failed to set parent of %s to %s\n", + __func__, __clk_get_name(clkmux), + __clk_get_name(parent)); + WARN_ON(1); + } + + if (data->init_state) { + if (clk_prepare_enable(clkgate)) { + pr_err("%s: Failed to enable %s\n", __func__, + __clk_get_name(clkgate)); + WARN_ON(1); + } + } + } + + of_clk_add_provider(np, of_clk_src_onecell_get, clk_data); + + return; + +free_clks: + kfree(clk_data->clks); +free_clkdata: + kfree(clk_data); +} + static int tegra_pmc_probe(struct platform_device *pdev) { void __iomem *base; @@ -2417,6 +2732,7 @@ static int tegra_pmc_probe(struct platform_device *pdev) pmc->base = base; mutex_unlock(&pmc->powergates_lock); + tegra_pmc_clock_register(pmc, pdev->dev.of_node); platform_set_drvdata(pdev, pmc); return 0; @@ -2625,6 +2941,8 @@ static const struct tegra_pmc_soc tegra20_pmc_soc = { .num_reset_sources = 0, .reset_levels = NULL, .num_reset_levels = 0, + .pmc_clks_data = NULL, + .num_pmc_clks = 0, }; static const char * const tegra30_powergates[] = { @@ -2673,6 +2991,8 @@ static const struct tegra_pmc_soc tegra30_pmc_soc = { .num_reset_sources = ARRAY_SIZE(tegra30_reset_sources), .reset_levels = NULL, .num_reset_levels = 0, + .pmc_clks_data = tegra_pmc_clks_data, + .num_pmc_clks = ARRAY_SIZE(tegra_pmc_clks_data), }; static const char * const tegra114_powergates[] = { @@ -2725,6 +3045,8 @@ static const struct tegra_pmc_soc tegra114_pmc_soc = { .num_reset_sources = ARRAY_SIZE(tegra30_reset_sources), .reset_levels = NULL, .num_reset_levels = 0, + .pmc_clks_data = tegra_pmc_clks_data, + .num_pmc_clks = ARRAY_SIZE(tegra_pmc_clks_data), }; static const char * const tegra124_powergates[] = { @@ -2837,6 +3159,8 @@ static const struct tegra_pmc_soc tegra124_pmc_soc = { .num_reset_sources = ARRAY_SIZE(tegra30_reset_sources), .reset_levels = NULL, .num_reset_levels = 0, + .pmc_clks_data = tegra_pmc_clks_data, + .num_pmc_clks = ARRAY_SIZE(tegra_pmc_clks_data), }; static const char * const tegra210_powergates[] = { @@ -2952,6 +3276,8 @@ static const struct tegra_pmc_soc tegra210_pmc_soc = { .num_reset_levels = 0, .num_wake_events = ARRAY_SIZE(tegra210_wake_events), .wake_events = tegra210_wake_events, + .pmc_clks_data = tegra_pmc_clks_data, + .num_pmc_clks = ARRAY_SIZE(tegra_pmc_clks_data), }; #define TEGRA186_IO_PAD_TABLE(_pad) \ @@ -3091,6 +3417,8 @@ static const struct tegra_pmc_soc tegra186_pmc_soc = { .num_reset_levels = ARRAY_SIZE(tegra186_reset_levels), .num_wake_events = ARRAY_SIZE(tegra186_wake_events), .wake_events = tegra186_wake_events, + .pmc_clks_data = tegra_pmc_clks_data, + .num_pmc_clks = ARRAY_SIZE(tegra_pmc_clks_data), }; static const struct tegra_io_pad_soc tegra194_io_pads[] = { @@ -3166,6 +3494,8 @@ static const struct tegra_pmc_soc tegra194_pmc_soc = { .setup_irq_polarity = tegra186_pmc_setup_irq_polarity, .num_wake_events = ARRAY_SIZE(tegra194_wake_events), .wake_events = tegra194_wake_events, + .pmc_clks_data = tegra_pmc_clks_data, + .num_pmc_clks = ARRAY_SIZE(tegra_pmc_clks_data), }; static const struct of_device_id tegra_pmc_match[] = { -- 2.7.4