Received: by 2002:a25:7ec1:0:0:0:0:0 with SMTP id z184csp238921ybc; Tue, 19 Nov 2019 00:10:15 -0800 (PST) X-Google-Smtp-Source: APXvYqyq3+HDe7munIxx2XYluR6dzqEZnCEMG6alUsR8cXNJ/Sxf9GSTWPZ/E+yHww45Bv0rL0YW X-Received: by 2002:a17:906:f259:: with SMTP id gy25mr32155350ejb.297.1574151015821; Tue, 19 Nov 2019 00:10:15 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1574151015; cv=none; d=google.com; s=arc-20160816; b=irhnPNP/FoqhRLd6AvFTLhOmB2n9/5qvOZ8GcXKQt1IGP8NNZuKteIMejLEJueeOPr 2Aeak6D6OTEcSHOOXFjM3qIez0np2BhoqXhha7ReOt800E5MrE8iPOP4dfk2u8a8S0Vp qvzwEx0FGhKuLPZCl0Og8GjLcow5nI30mMAlb47ygxSzV2AbAKLVsuy4nB8N4V5SVCL/ nUALNQzOtVKIIY461uSzu2GI/piqZT7XlBTNzFh3ZWG8sWEkoz6aCpeyTkQA1v84iDu/ CvDdWi0j1GNp4hMEnv31aIIjwlHujV+H5msFTdMlVwjgI/yu2ECVbesikM5C/RkvJljH OYDA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=etFnj0btIEsVZyZBom7f98HPL26lWQtm4Q0qTYP0nbc=; b=Do9v8PvXvKXU8INnGeV1/9FgbGb4L6ADYMVPImBPELHfGoV0P6zqHGBdjdaF3MCyrs Y7yNy4zSrK+PJrgHe2GB7xUEF+955/AWy0q19sHlQKhBZis29zggFxlxpJNs7JzRnHME 3OUPpqz8zIrhPHFzpGIf9rj+MJ/gkjyKY+bngEnkTM3UlOX2kREUcTdhjAIhRH2ZtzxH Jxmp2J5tsHUVc4xvR8poEmXpPez3OliKCUG0J3Ae28/pFYhJhxOaaYLJUkXHvG4w7i7v h1jq16+MpNRj0KlJRhk0jq0JUWKqlqR198wGvYlG0KvICQA2qNhrOUWhbbINWjRiFTaD Itfw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id ch17si13142937ejb.184.2019.11.19.00.09.50; Tue, 19 Nov 2019 00:10:15 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727106AbfKSIIQ (ORCPT + 99 others); Tue, 19 Nov 2019 03:08:16 -0500 Received: from inva020.nxp.com ([92.121.34.13]:52534 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725784AbfKSIIQ (ORCPT ); Tue, 19 Nov 2019 03:08:16 -0500 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 523371A0436; Tue, 19 Nov 2019 09:08:13 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 201B11A0407; Tue, 19 Nov 2019 09:08:09 +0100 (CET) Received: from localhost.localdomain (mega.ap.freescale.net [10.192.208.232]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 56A0F402B0; Tue, 19 Nov 2019 16:08:02 +0800 (SGT) From: Wen He To: Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Li Yang , devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Wen He Subject: [v9 1/2] dt/bindings: clk: Add YAML schemas for LS1028A Display Clock bindings Date: Tue, 19 Nov 2019 16:07:46 +0800 Message-Id: <20191119080747.35250-1-wen.he_1@nxp.com> X-Mailer: git-send-email 2.17.1 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LS1028A has a clock domain PXLCLK0 used for provide pixel clocks to Display output interface. Add a YAML schema for this. Signed-off-by: Wen He Reviewed-by: Rob Herring --- .../devicetree/bindings/clock/fsl,plldig.yaml | 43 +++++++++++++++++++ 1 file changed, 43 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/fsl,plldig.yaml diff --git a/Documentation/devicetree/bindings/clock/fsl,plldig.yaml b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml new file mode 100644 index 000000000000..32274e94aafc --- /dev/null +++ b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml @@ -0,0 +1,43 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/bindings/clock/fsl,plldig.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP QorIQ Layerscape LS1028A Display PIXEL Clock Binding + +maintainers: + - Wen He + +description: | + NXP LS1028A has a clock domain PXLCLK0 used for the Display output + interface in the display core, as implemented in TSMC CLN28HPM PLL. + which generate and offers pixel clocks to Display. + +properties: + compatible: + const: fsl,ls1028a-plldig + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +examples: + # Display PIXEL Clock node: + - | + dpclk: clock-display@f1f0000 { + compatible = "fsl,ls1028a-plldig"; + reg = <0x0 0xf1f0000 0x0 0xffff>; + #clock-cells = <0>; + clocks = <&osc_27m>; + }; + +... -- 2.17.1