Received: by 2002:a25:7ec1:0:0:0:0:0 with SMTP id z184csp2998099ybc; Thu, 21 Nov 2019 01:36:21 -0800 (PST) X-Google-Smtp-Source: APXvYqyFu2g+wWekCdLeZzG1jv1H/MnuojL1CG5n9XseWlqsUgbdW4vefKmcqM3DdRyD0YnMbxNx X-Received: by 2002:a17:907:447b:: with SMTP id oo19mr12129566ejb.81.1574328981845; Thu, 21 Nov 2019 01:36:21 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1574328981; cv=none; d=google.com; s=arc-20160816; b=UszUOPL68bJkMu03jylxo1mHkgnfi60jIPxYMDxHhtDstFS8SnCr4APGjYzfdHzhcj Lcs46bOI6xRtJrXnLiV6oEycIef+KGqTQauWtmWCugfMaWffTEeCLhqHhWb2w14MmEB8 nPSp2wG1xL7Me6Le+9rV0VfQdAtPq4wtEOU0F9njicY1pNOScv++bJd7j+3BTtr1LUpQ zAImXltBfgNHhDPO8PQN9AF+NxaFzb6M1VIylEKTLhf4J+ftY2K3KtZV7Fmf/Z0Rxoc+ DppbXfgRExtDcay3rV1DEpACVAhz64YJrgE++fEtQefo7m5xjFkNnexdltHZ0ckkqH/b GSOg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:references :in-reply-to:message-id:date:subject:cc:to:from; bh=HL4g+OVvv/kAsiGKWmels8Y0i+6uykUqDnmIU50P2d8=; b=rR4/ufxxuvF/fgkplJXh/MTqjcbYdAhJpHL9cTtQ278paVL601CmP9csbuyrFTBRO4 aklMR6DUJ6RF6JMurxs5eiSEWaAwwyBfUJo401cJ2i8MDI31Mcqpm/6RRrUvWJsbcpWt 7NbMTMqbiZqOBN/fY1kQeUF80Npsrzm2htQNIORmTU0vtcEkWa83+2hswqwuyu+t3BBN 9UyTAODv4rWk3LAcsBKxcekUyZT/lhYGtHX6wuXAZz2pxRvq5iYOnF20EQLOI3CmqFgB 7dssiZZ/409HWGOUegpsGWDDT0xffiNSmLz4qyp0r4AJ2AEey4L20YE6BZm8LWZ9fvCZ Frfg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 27si1558957eji.207.2019.11.21.01.35.57; Thu, 21 Nov 2019 01:36:21 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726970AbfKUJcH (ORCPT + 99 others); Thu, 21 Nov 2019 04:32:07 -0500 Received: from mga06.intel.com ([134.134.136.31]:32215 "EHLO mga06.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726920AbfKUJcG (ORCPT ); Thu, 21 Nov 2019 04:32:06 -0500 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga005.jf.intel.com ([10.7.209.41]) by orsmga104.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 21 Nov 2019 01:32:05 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.69,224,1571727600"; d="scan'208";a="381674462" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by orsmga005.jf.intel.com with ESMTP; 21 Nov 2019 01:32:01 -0800 From: Dilip Kota To: gustavo.pimentel@synopsys.com, lorenzo.pieralisi@arm.com, andrew.murray@arm.com, helgaas@kernel.org, jingoohan1@gmail.com, robh@kernel.org, martin.blumenstingl@googlemail.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, andriy.shevchenko@intel.com Cc: linux-kernel@vger.kernel.org, cheol.yong.kim@intel.com, chuanhua.lei@linux.intel.com, qi-ming.wu@intel.com, Dilip Kota Subject: [PATCH v9 3/3] PCI: artpec6: Configure FTS with dwc helper function Date: Thu, 21 Nov 2019 17:31:20 +0800 Message-Id: <32e7c8363a8016224490b2246eb859c9039fd6e4.1574314547.git.eswara.kota@linux.intel.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: References: In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Use DesignWare helper functions to configure Fast Training Sequence. Drop the respective code in the driver. Signed-off-by: Dilip Kota Reviewed-by: Andrew Murray --- Changes on v9: No change Changes on v8: No change Changes on v7: No change Changes on v6: Typo fix:s/DesugnWare/DesignWare Update 'Utilize DesignWare' --> 'Use DesignWare' Add Reviewed-by: Andrew Murray drivers/pci/controller/dwc/pcie-artpec6.c | 8 +------- 1 file changed, 1 insertion(+), 7 deletions(-) diff --git a/drivers/pci/controller/dwc/pcie-artpec6.c b/drivers/pci/controller/dwc/pcie-artpec6.c index d00252bd8fae..02d93b8c7942 100644 --- a/drivers/pci/controller/dwc/pcie-artpec6.c +++ b/drivers/pci/controller/dwc/pcie-artpec6.c @@ -51,9 +51,6 @@ static const struct of_device_id artpec6_pcie_of_match[]; #define ACK_N_FTS_MASK GENMASK(15, 8) #define ACK_N_FTS(x) (((x) << 8) & ACK_N_FTS_MASK) -#define FAST_TRAINING_SEQ_MASK GENMASK(7, 0) -#define FAST_TRAINING_SEQ(x) (((x) << 0) & FAST_TRAINING_SEQ_MASK) - /* ARTPEC-6 specific registers */ #define PCIECFG 0x18 #define PCIECFG_DBG_OEN BIT(24) @@ -313,10 +310,7 @@ static void artpec6_pcie_set_nfts(struct artpec6_pcie *artpec6_pcie) * Set the Number of Fast Training Sequences that the core * advertises as its N_FTS during Gen2 or Gen3 link training. */ - val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL); - val &= ~FAST_TRAINING_SEQ_MASK; - val |= FAST_TRAINING_SEQ(180); - dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val); + dw_pcie_link_set_n_fts(pci, 180); } static void artpec6_pcie_assert_core_reset(struct artpec6_pcie *artpec6_pcie) -- 2.11.0