Received: by 2002:a25:7ec1:0:0:0:0:0 with SMTP id z184csp285617ybc; Fri, 22 Nov 2019 21:30:30 -0800 (PST) X-Google-Smtp-Source: APXvYqz5eF22sNLOkXRDxEQQ8nv0sJQjF9G57bB542tUfL0WNcMEAmQPl6GT4AbC1/FCKOl2BiSJ X-Received: by 2002:a05:6402:21c5:: with SMTP id bi5mr5674397edb.7.1574487030481; Fri, 22 Nov 2019 21:30:30 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1574487030; cv=none; d=google.com; s=arc-20160816; b=i7u1z0JWLboevvTb1Cv9kj15gNme5uTTGtPOA9dAjIhMfMa1I619Szon8f7gRfnloD bqwWlFEXcRwTN5fOmj0125FCAmADsSvbV4UdvjO061HGg6amkS+Aw9QE5bN2noQUpX1l 3G1VrnKHpYMT6faIYIb+OpJkrVQr5J73pvufvbbjcC5Ffw9Nf7aufQSKCcUm+CqYomy0 SEaWQUdmX1JzpEKBT3oxuQ5IslSfvlUEKgSim2tYKZ2KzCPKWt5y36QZe7/lZsv5+ElI jpiRJuhDk0bfCkKgXj3Ztv08PiJKoru3N8xnwbTpC+ehGbtaPyzFy2vOE+2sfkSNN0TR 1xXA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:from:subject:mime-version :message-id:date:dkim-signature; bh=bVyv4YX7sBcmbg/cjO2xV4ng37xlI4Fx14aOVCg/YPk=; b=fjFSb73a425wUHJ2kusn+KnDlJvJs8ypDtvkZaws+wZ1Atw3rQiq8/q/+0ET4C9lp5 c13dVrfA2MgcuF2TaO+M6P+NjYht2Z3VDQa5EV90TW0BRcf13x24xrtPNOB079haX4CI XhMsvcZNAVZgjtX1OEd4XFVrke0GMaDNTOmPP+ys0iWLA55C1PdMGZqzh8VJWO+JdE9U 6OxXR0zvWbwdCW3hS5Yd7IaUkVYovIDAoEUC/OFmq09i/ONVtYswLKNY+wlZA0n3JJOi x2+/61gku2OJY82NRbFyu8evNqsI2nVaal0+AlhdURhBmoYycXqtMVxFip5QUhbqIJMM BkZg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=IPue6pH+; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id by7si143702edb.11.2019.11.22.21.30.03; Fri, 22 Nov 2019 21:30:30 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20161025 header.b=IPue6pH+; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726463AbfKWF3G (ORCPT + 99 others); Sat, 23 Nov 2019 00:29:06 -0500 Received: from mail-pf1-f201.google.com ([209.85.210.201]:50177 "EHLO mail-pf1-f201.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725800AbfKWF3F (ORCPT ); Sat, 23 Nov 2019 00:29:05 -0500 Received: by mail-pf1-f201.google.com with SMTP id e13so5699736pff.17 for ; Fri, 22 Nov 2019 21:29:05 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20161025; h=date:message-id:mime-version:subject:from:to:cc; bh=bVyv4YX7sBcmbg/cjO2xV4ng37xlI4Fx14aOVCg/YPk=; b=IPue6pH+iGFcyTATyXECvU11P2erhBngc5DZDw11DE48T3vmrNrq3F/wuawLSgPQS8 uAeMHCTJgtnFhivGAdK4UJdOvjZSSSqf8AUr5PEJVudhYEHTdTOtwzFL20vc96kkNn+X 3DUz6HFHP+idBPxiFTl9yALA7j71nWC8lCZJPo65yjXErrbFZjlZA+30+pimC9oFmjRR IG2ISB2Ah3gctyeBATexyLgYHYVnYW1euFzZLOT10vAogI0L8dTou99IJtiIpQmalROi kuVR4o/5csF44JRTjcb+pBKbrh96WXRg04ta3T99TBtzrOfzhV1rnLnbKIR8FIeoTHBB BozA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:message-id:mime-version:subject:from:to:cc; bh=bVyv4YX7sBcmbg/cjO2xV4ng37xlI4Fx14aOVCg/YPk=; b=PHX57AVil3YMbJ3zhgOUn0YwAJLmrQQbQEAMcSiP53TfvZP4VB5IZWkh/dblYFCQb+ CMgTh3C8GxnhRqBmsftSaC1SI9U1wbCHRDsL1oWFL8/tUvI24gQToR+FZh+CMRFKNC/9 XEH3Xvq8itbzNGHr1zx9mQVE2X2KHpngq4a7POEE5rah0ZhmJ6pMTbSyB8kccb06kmFl ry+HEWM53jOoSVuORsxUsgCFoStzLM1yw76Wr8Cmb7QIACmOoMXsUk6Wn7ARdCrKy6PM xYXrl3BB7LmHyYf8nS97Kj45mAJ2E5QJydXQP+QMMI9ktCGoOs8CtdpTk9+gsNr7Q4wY tO3w== X-Gm-Message-State: APjAAAU4+PAgQQ1CQHmY/sNujTcn5EA/ztRGDCl+DvCZ0VJ9icxab3Th Z07ZCHSyVPiHkJu7njYAekxuhAkd9jNQ2tkMIc+mLQ== X-Received: by 2002:a63:368c:: with SMTP id d134mr19610973pga.321.1574486944440; Fri, 22 Nov 2019 21:29:04 -0800 (PST) Date: Fri, 22 Nov 2019 21:29:00 -0800 Message-Id: <20191123052900.77205-1-thomasanderson@google.com> Mime-Version: 1.0 X-Mailer: git-send-email 2.24.0.432.g9d3f5f5b63-goog Subject: [PATCH] drm/amd/display: Reduce HDMI pixel encoding if max clock is exceeded From: Thomas Anderson To: Harry Wentland , Leo Li , Alex Deucher Cc: "=?UTF-8?q?Christian=20K=C3=B6nig?=" , David Zhou , David Airlie , Daniel Vetter , Nicholas Kazlauskas , David Francis , Mario Kleiner , amd-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org, Thomas Anderson Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org For high-res (8K) or HFR (4K120) displays, using uncompressed pixel formats like YCbCr444 would exceed the bandwidth of HDMI 2.0, so the "interesting" modes would be disabled, leaving only low-res or low framerate modes. This change lowers the pixel encoding to 4:2:2 or 4:2:0 if the max TMDS clock is exceeded. Verified that 8K30 and 4K120 are now available and working with a Samsung Q900R over an HDMI 2.0b link from a Radeon 5700. Signed-off-by: Thomas Anderson --- .../gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c | 30 ++++++++++++++----- 1 file changed, 23 insertions(+), 7 deletions(-) diff --git a/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c b/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c index 4139f129eafb..a507a6f04c82 100644 --- a/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c +++ b/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c @@ -3269,13 +3269,15 @@ static void reduce_mode_colour_depth(struct dc_crtc_timing *timing_out) timing_out->display_color_depth--; } -static void adjust_colour_depth_from_display_info(struct dc_crtc_timing *timing_out, - const struct drm_display_info *info) +static void adjust_timing_from_display_info( + struct dc_crtc_timing *timing_out, + const struct drm_display_info *info, + const struct drm_display_mode *mode_in) { int normalized_clk; - if (timing_out->display_color_depth <= COLOR_DEPTH_888) + if (timing_out->display_color_depth < COLOR_DEPTH_888) return; - do { + while (timing_out->display_color_depth > COLOR_DEPTH_888) { normalized_clk = timing_out->pix_clk_100hz / 10; /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) @@ -3297,9 +3299,23 @@ static void adjust_colour_depth_from_display_info(struct dc_crtc_timing *timing_ if (normalized_clk <= info->max_tmds_clock) return; reduce_mode_colour_depth(timing_out); + } - } while (timing_out->display_color_depth > COLOR_DEPTH_888); - + /* The color depth is 888 and cannot be reduced any further, but the + * clock would still exceed the max tmds clock. Try reducing the pixel + * encoding next. + */ + if (timing_out->pixel_encoding == PIXEL_ENCODING_RGB || + timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR444) { + /* YCBCR422 is always supported. */ + timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422; + normalized_clk = (timing_out->pix_clk_100hz * 3) / 40; + if (normalized_clk <= info->max_tmds_clock) + return; + } + /* YCBCR420 may only be supported on specific modes. */ + if (drm_mode_is_420_also(info, mode_in)) + timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; } static void fill_stream_properties_from_drm_display_mode( @@ -3366,7 +3382,7 @@ static void fill_stream_properties_from_drm_display_mode( stream->out_transfer_func->type = TF_TYPE_PREDEFINED; stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB; if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) - adjust_colour_depth_from_display_info(timing_out, info); + adjust_timing_from_display_info(timing_out, info, mode_in); } static void fill_audio_info(struct audio_info *audio_info, -- 2.24.0.432.g9d3f5f5b63-goog