Received: by 2002:a25:7ec1:0:0:0:0:0 with SMTP id z184csp3192002ybc; Mon, 25 Nov 2019 10:23:15 -0800 (PST) X-Google-Smtp-Source: APXvYqxvKZH23oH0MWmYGE7+/lE8WEfDW9k+Lqysqk4PzOPlVv2JIi+mvHscSwMka6XxP+Wh/+xn X-Received: by 2002:a17:906:2444:: with SMTP id a4mr38701406ejb.134.1574706195119; Mon, 25 Nov 2019 10:23:15 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1574706195; cv=pass; d=google.com; s=arc-20160816; b=XvUsVT4dqMk7CfWzSdn0cPPOPDKqA6pfnXHV6kVSORLGMgMaCrMUEjr2epTd5o98Ht VTbEN4WT3eEbWuQ0VJ1vNLI66rFuZ7pmL1Khh49zm3XE/fDN7yPrdw1QE1NunOulktJy WlzHrdlKxm3MDI3wTyqVP6IaRGo+Ryv9xNWphY/nR1J2jMwYnOcwhqN8Dk8Y09WxqbeI RnYL4Xz1lZ2pobuxQt3Uao7036aicbL2Jdlz2I55x4SV2CYCh6ZhGmSXrRZkx039KyCU RNsmc+5gPqXICK3p44sc2cMwf7UgnMdzCTdezzkGVxOTuqLU36rrbP2gYT5RLmI0d7LU ar0g== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:in-reply-to :mime-version:user-agent:date:message-id:from:cc:references:to :subject:dkim-signature:domainkey-signature; bh=7k3M/kRFzMq6kudm2bvrs17bfQjxy/sgbS8gAzFaW34=; b=Ib74Dl12ffQ30cas694kbkPNcU8aXKGVejRk+qa2nlqy0PnXthtyd5HuTSB7VfnQXo RiFUrSSy7icj30+GIWSrWKiRb6qur8bEwE63zQdprHGxQ6X6GzMEAt5vhYd7dfcyacDG yJCU6oVndxCzQx8qmpYUcQ3WSXKSzvw36qB5GRhWJjlJx82TmJAGDuv7wcix9v8THXJf 01pVrREYXIeWjI1GUYuYHT15QfbHpe5t1DXce/gutzY2VqRyPru/yw5BE7Dna4mkKhsa BNT94uPMZQNfgZjFpVOQ4x/kD3K0TZi8KN4NPV4eiLh3Kj2H7ufmgkNtok/kqUuNmkce n1UQ== ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@zoho.com header.s=zm2019 header.b=bDwp3kPa; arc=pass (i=1 spf=pass spfdomain=zoho.com dkim=pass dkdomain=zoho.com dmarc=pass fromdomain=zoho.com>); spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=zoho.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id lu2si4638449ejb.83.2019.11.25.10.22.51; Mon, 25 Nov 2019 10:23:15 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@zoho.com header.s=zm2019 header.b=bDwp3kPa; arc=pass (i=1 spf=pass spfdomain=zoho.com dkim=pass dkdomain=zoho.com dmarc=pass fromdomain=zoho.com>); spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=zoho.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727927AbfKYONF (ORCPT + 99 others); Mon, 25 Nov 2019 09:13:05 -0500 Received: from sender4-pp-o97.zoho.com ([136.143.188.97]:25744 "EHLO sender4-pp-o97.zoho.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727666AbfKYONF (ORCPT ); Mon, 25 Nov 2019 09:13:05 -0500 ARC-Seal: i=1; a=rsa-sha256; t=1574691172; cv=none; d=zohomail.com; s=zohoarc; b=IpJLspI+pVRlZI85Z1gD2nMmZ5usRAmQEcXk7/fi7/4DjuW8+Q7ZKRXBtSmDtE80Ehg5efZH2t87vzpx6lwDUI7D/Myyg1vO3vrSz2+fWjnsEHz+8MDAxWa3zPesnG9WikocwoYf/al6ge/FHCh3es5pSFBjMvX+u+d2tllQ+Ao= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1574691172; h=Content-Type:Content-Transfer-Encoding:Cc:Date:From:In-Reply-To:MIME-Version:Message-ID:References:Subject:To; bh=7k3M/kRFzMq6kudm2bvrs17bfQjxy/sgbS8gAzFaW34=; b=HIFMtaEKGmwkfdkP569R346XXIxIccCkbfQ2p9mcMQ93QzYndFRePn6+kW5Jg7PZO5v39O6l2Cd0hjwdK9emdfL9V3+Ka0yD/1ON+AOHp80pCH8KSgKk4kuOeh1AySf0MvzanKc02SBxMNAFfo+yC+9GUo2nZ3HzirjV7DHtyWo= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass header.i=zoho.com; spf=pass smtp.mailfrom=zhouyanjie@zoho.com; dmarc=pass header.from= header.from= DomainKey-Signature: a=rsa-sha1; q=dns; c=nofws; s=zapps768; d=zoho.com; h=subject:to:references:cc:from:message-id:date:user-agent:mime-version:in-reply-to:content-type; b=BXvrPLJryOgThOS1AuUO4nizlnzSijj7XekECjF+IgDmtkmm+BKCWuHmZilJPcn1+HslehYsQbQi cysrpruHImYF6sKKVvcXWJM7Td+39WGppJ+0OtBTOAORlKqbmlcQ DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; t=1574691172; s=zm2019; d=zoho.com; i=zhouyanjie@zoho.com; h=Subject:To:References:Cc:From:Message-ID:Date:MIME-Version:In-Reply-To:Content-Type:Content-Transfer-Encoding; bh=7k3M/kRFzMq6kudm2bvrs17bfQjxy/sgbS8gAzFaW34=; b=bDwp3kPaFo24LxJE8GevDh91tywE/l7szNirWGKGEbDf13Tm1YV+oCLFAjZ6v6nL iD6t5F8MT6q28IULdiUIXAL+SBdyMA0H4dCcTsqCuRfSai//wGRRSB4g4ouW3sQMMDC ZFwcGozQ8BA4wom8j455ibrbHvxtmp6kKJFWpgac= Received: from [192.168.88.130] (171.221.113.185 [171.221.113.185]) by mx.zohomail.com with SMTPS id 1574691171511904.2691259024526; Mon, 25 Nov 2019 06:12:51 -0800 (PST) Subject: Re: [PATCH v5 4/4] pinctrl: Ingenic: Add pinctrl driver for X1830. To: Paul Cercueil References: <1574682283-87655-1-git-send-email-zhouyanjie@zoho.com> <1574682283-87655-5-git-send-email-zhouyanjie@zoho.com> <1574690050.3.1@crapouillou.net> Cc: linux-mips@vger.kernel.org, linux-kernel@vger.kernel.org, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, robh+dt@kernel.org, paul.burton@mips.com, paulburton@kernel.org, mark.rutland@arm.com, syq@debian.org From: Zhou Yanjie Message-ID: <5DDBE15A.1020708@zoho.com> Date: Mon, 25 Nov 2019 22:12:42 +0800 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:38.0) Gecko/20100101 Thunderbird/38.8.0 MIME-Version: 1.0 In-Reply-To: <1574690050.3.1@crapouillou.net> Content-Type: text/plain; charset=UTF-8; format=flowed Content-Transfer-Encoding: quoted-printable X-ZohoMailClient: External Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Paul, On 2019=E5=B9=B411=E6=9C=8825=E6=97=A5 21:54, Paul Cercueil wrote: > Hi Zhou, > > > Le lun., nov. 25, 2019 at 19:44, Zhou Yanjie a=20 > =C3=A9crit : >> Add support for probing the pinctrl-ingenic driver on the >> X1830 Soc from Ingenic. >> >> Signed-off-by: Zhou Yanjie >> --- >> >> Notes: >> v2: >> New patch. >> >> v2->v3: >> Add pinctrl drivers for the PWM of X1830. >> >> v3->v4: >> 1.Use local variables to streamline code. >> 2.Prevents processors older than X1830 from being >> configured in HiZ mode. >> >> v4->v5: >> Fix compile-time warnings. >> Reported-by: kbuild test robot >> >> drivers/pinctrl/pinctrl-ingenic.c | 345=20 >> +++++++++++++++++++++++++++++++++++--- >> 1 file changed, 324 insertions(+), 21 deletions(-) >> >> diff --git a/drivers/pinctrl/pinctrl-ingenic.c=20 >> b/drivers/pinctrl/pinctrl-ingenic.c >> index 1a99715..1b84b7f 100644 >> --- a/drivers/pinctrl/pinctrl-ingenic.c >> +++ b/drivers/pinctrl/pinctrl-ingenic.c >> @@ -28,6 +28,10 @@ >> #define GPIO_PIN 0x00 >> #define GPIO_MSK 0x20 >> >> +#define GPIO_HIZ 0x00 >> +#define GPIO_PULLUP 0x01 >> +#define GPIO_PULLDOWN 0x10 >> + >> #define JZ4740_GPIO_DATA 0x10 >> #define JZ4740_GPIO_PULL_DIS 0x30 >> #define JZ4740_GPIO_FUNC 0x40 >> @@ -45,6 +49,11 @@ >> #define X1000_GPIO_PZ_BASE 0x700 >> #define X1000_GPIO_PZ_GID2LD 0x7f0 >> >> +#define X1830_GPIO_PEL0 0x110 >> +#define X1830_GPIO_PEL1 0x120 >> +#define X1830_GPIO_PZ_BASE 0x7000 >> +#define X1830_GPIO_PZ_GID2LD 0x70f0 >> + >> #define REG_SET(x) ((x) + 0x4) >> #define REG_CLEAR(x) ((x) + 0x8) >> >> @@ -60,6 +69,7 @@ enum jz_version { >> ID_X1000, >> ID_X1000E, >> ID_X1500, >> + ID_X1830, >> }; >> >> struct ingenic_chip_info { >> @@ -1394,6 +1404,220 @@ static const struct ingenic_chip_info=20 >> x1500_chip_info =3D { >> .pull_downs =3D x1000_pull_downs, >> }; >> >> +static const u32 x1830_pull_ups[4] =3D { >> + 0x5fdfffc0, 0xffffefff, 0x1ffffbff, 0x0fcff3fc, >> +}; >> + >> +static const u32 x1830_pull_downs[4] =3D { >> + 0x5fdfffc0, 0xffffefff, 0x1ffffbff, 0x0fcff3fc, >> +}; >> + >> +static int x1830_uart0_data_pins[] =3D { 0x33, 0x36, }; >> +static int x1830_uart0_hwflow_pins[] =3D { 0x34, 0x35, }; >> +static int x1830_uart1_data_pins[] =3D { 0x38, 0x37, }; >> +static int x1830_sfc_pins[] =3D { 0x17, 0x18, 0x1a, 0x19, 0x1b, 0x1c, }= ; >> +static int x1830_ssi0_dt_pins[] =3D { 0x4c, }; >> +static int x1830_ssi0_dr_pins[] =3D { 0x4b, }; >> +static int x1830_ssi0_clk_pins[] =3D { 0x4f, }; >> +static int x1830_ssi0_gpc_pins[] =3D { 0x4d, }; >> +static int x1830_ssi0_ce0_pins[] =3D { 0x50, }; >> +static int x1830_ssi0_ce1_pins[] =3D { 0x4e, }; >> +static int x1830_ssi1_dt_c_pins[] =3D { 0x53, }; >> +static int x1830_ssi1_dr_c_pins[] =3D { 0x54, }; >> +static int x1830_ssi1_clk_c_pins[] =3D { 0x57, }; >> +static int x1830_ssi1_gpc_c_pins[] =3D { 0x55, }; >> +static int x1830_ssi1_ce0_c_pins[] =3D { 0x58, }; >> +static int x1830_ssi1_ce1_c_pins[] =3D { 0x56, }; >> +static int x1830_ssi1_dt_d_pins[] =3D { 0x62, }; >> +static int x1830_ssi1_dr_d_pins[] =3D { 0x63, }; >> +static int x1830_ssi1_clk_d_pins[] =3D { 0x66, }; >> +static int x1830_ssi1_gpc_d_pins[] =3D { 0x64, }; >> +static int x1830_ssi1_ce0_d_pins[] =3D { 0x67, }; >> +static int x1830_ssi1_ce1_d_pins[] =3D { 0x65, }; >> +static int x1830_mmc0_1bit_pins[] =3D { 0x24, 0x25, 0x20, }; >> +static int x1830_mmc0_4bit_pins[] =3D { 0x21, 0x22, 0x23, }; >> +static int x1830_mmc1_1bit_pins[] =3D { 0x42, 0x43, 0x44, }; >> +static int x1830_mmc1_4bit_pins[] =3D { 0x45, 0x46, 0x47, }; >> +static int x1830_i2c0_pins[] =3D { 0x0c, 0x0d, }; >> +static int x1830_i2c1_pins[] =3D { 0x39, 0x3a, }; >> +static int x1830_i2c2_pins[] =3D { 0x5b, 0x5c, }; >> +static int x1830_pwm_pwm0_b_pins[] =3D { 0x31, }; >> +static int x1830_pwm_pwm0_c_pins[] =3D { 0x4b, }; >> +static int x1830_pwm_pwm1_b_pins[] =3D { 0x32, }; >> +static int x1830_pwm_pwm1_c_pins[] =3D { 0x4c, }; >> +static int x1830_pwm_pwm2_c_8_pins[] =3D { 0x48, }; >> +static int x1830_pwm_pwm2_c_13_pins[] =3D { 0x4d, }; >> +static int x1830_pwm_pwm3_c_9_pins[] =3D { 0x49, }; >> +static int x1830_pwm_pwm3_c_14_pins[] =3D { 0x4e, }; >> +static int x1830_pwm_pwm4_c_15_pins[] =3D { 0x4f, }; >> +static int x1830_pwm_pwm4_c_25_pins[] =3D { 0x59, }; >> +static int x1830_pwm_pwm5_c_16_pins[] =3D { 0x50, }; >> +static int x1830_pwm_pwm5_c_26_pins[] =3D { 0x5a, }; >> +static int x1830_pwm_pwm6_c_17_pins[] =3D { 0x51, }; >> +static int x1830_pwm_pwm6_c_27_pins[] =3D { 0x5b, }; >> +static int x1830_pwm_pwm7_c_18_pins[] =3D { 0x52, }; >> +static int x1830_pwm_pwm7_c_28_pins[] =3D { 0x5c, }; >> +static int x1830_mac_pins[] =3D { >> + 0x29, 0x30, 0x2f, 0x28, 0x2e, 0x2d, 0x2a, 0x2b, 0x26, 0x27, >> +}; >> + >> +static int x1830_uart0_data_funcs[] =3D { 0, 0, }; >> +static int x1830_uart0_hwflow_funcs[] =3D { 0, 0, }; >> +static int x1830_uart1_data_funcs[] =3D { 0, 0, }; >> +static int x1830_sfc_funcs[] =3D { 1, 1, 1, 1, 1, 1, }; >> +static int x1830_ssi0_dt_funcs[] =3D { 0, }; >> +static int x1830_ssi0_dr_funcs[] =3D { 0, }; >> +static int x1830_ssi0_clk_funcs[] =3D { 0, }; >> +static int x1830_ssi0_gpc_funcs[] =3D { 0, }; >> +static int x1830_ssi0_ce0_funcs[] =3D { 0, }; >> +static int x1830_ssi0_ce1_funcs[] =3D { 0, }; >> +static int x1830_ssi1_dt_c_funcs[] =3D { 1, }; >> +static int x1830_ssi1_dr_c_funcs[] =3D { 1, }; >> +static int x1830_ssi1_clk_c_funcs[] =3D { 1, }; >> +static int x1830_ssi1_gpc_c_funcs[] =3D { 1, }; >> +static int x1830_ssi1_ce0_c_funcs[] =3D { 1, }; >> +static int x1830_ssi1_ce1_c_funcs[] =3D { 1, }; >> +static int x1830_ssi1_dt_d_funcs[] =3D { 2, }; >> +static int x1830_ssi1_dr_d_funcs[] =3D { 2, }; >> +static int x1830_ssi1_clk_d_funcs[] =3D { 2, }; >> +static int x1830_ssi1_gpc_d_funcs[] =3D { 2, }; >> +static int x1830_ssi1_ce0_d_funcs[] =3D { 2, }; >> +static int x1830_ssi1_ce1_d_funcs[] =3D { 2, }; >> +static int x1830_mmc0_1bit_funcs[] =3D { 0, 0, 0, }; >> +static int x1830_mmc0_4bit_funcs[] =3D { 0, 0, 0, }; >> +static int x1830_mmc1_1bit_funcs[] =3D { 0, 0, 0, }; >> +static int x1830_mmc1_4bit_funcs[] =3D { 0, 0, 0, }; >> +static int x1830_i2c0_funcs[] =3D { 1, 1, }; >> +static int x1830_i2c1_funcs[] =3D { 0, 0, }; >> +static int x1830_i2c2_funcs[] =3D { 1, 1, }; >> +static int x1830_pwm_pwm0_b_funcs[] =3D { 0, }; >> +static int x1830_pwm_pwm0_c_funcs[] =3D { 1, }; >> +static int x1830_pwm_pwm1_b_funcs[] =3D { 0, }; >> +static int x1830_pwm_pwm1_c_funcs[] =3D { 1, }; >> +static int x1830_pwm_pwm2_c_8_funcs[] =3D { 0, }; >> +static int x1830_pwm_pwm2_c_13_funcs[] =3D { 1, }; >> +static int x1830_pwm_pwm3_c_9_funcs[] =3D { 0, }; >> +static int x1830_pwm_pwm3_c_14_funcs[] =3D { 1, }; >> +static int x1830_pwm_pwm4_c_15_funcs[] =3D { 1, }; >> +static int x1830_pwm_pwm4_c_25_funcs[] =3D { 0, }; >> +static int x1830_pwm_pwm5_c_16_funcs[] =3D { 1, }; >> +static int x1830_pwm_pwm5_c_26_funcs[] =3D { 0, }; >> +static int x1830_pwm_pwm6_c_17_funcs[] =3D { 1, }; >> +static int x1830_pwm_pwm6_c_27_funcs[] =3D { 0, }; >> +static int x1830_pwm_pwm7_c_18_funcs[] =3D { 1, }; >> +static int x1830_pwm_pwm7_c_28_funcs[] =3D { 0, }; >> +static int x1830_mac_funcs[] =3D { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, }; >> + >> +static const struct group_desc x1830_groups[] =3D { >> + INGENIC_PIN_GROUP("uart0-data", x1830_uart0_data), >> + INGENIC_PIN_GROUP("uart0-hwflow", x1830_uart0_hwflow), >> + INGENIC_PIN_GROUP("uart1-data", x1830_uart1_data), >> + INGENIC_PIN_GROUP("sfc", x1830_sfc), >> + INGENIC_PIN_GROUP("ssi0-dt", x1830_ssi0_dt), >> + INGENIC_PIN_GROUP("ssi0-dr", x1830_ssi0_dr), >> + INGENIC_PIN_GROUP("ssi0-clk", x1830_ssi0_clk), >> + INGENIC_PIN_GROUP("ssi0-gpc", x1830_ssi0_gpc), >> + INGENIC_PIN_GROUP("ssi0-ce0", x1830_ssi0_ce0), >> + INGENIC_PIN_GROUP("ssi0-ce1", x1830_ssi0_ce1), >> + INGENIC_PIN_GROUP("ssi1-dt-c", x1830_ssi1_dt_c), >> + INGENIC_PIN_GROUP("ssi1-dr-c", x1830_ssi1_dr_c), >> + INGENIC_PIN_GROUP("ssi1-clk-c", x1830_ssi1_clk_c), >> + INGENIC_PIN_GROUP("ssi1-gpc-c", x1830_ssi1_gpc_c), >> + INGENIC_PIN_GROUP("ssi1-ce0-c", x1830_ssi1_ce0_c), >> + INGENIC_PIN_GROUP("ssi1-ce1-c", x1830_ssi1_ce1_c), >> + INGENIC_PIN_GROUP("ssi1-dt-d", x1830_ssi1_dt_d), >> + INGENIC_PIN_GROUP("ssi1-dr-d", x1830_ssi1_dr_d), >> + INGENIC_PIN_GROUP("ssi1-clk-d", x1830_ssi1_clk_d), >> + INGENIC_PIN_GROUP("ssi1-gpc-d", x1830_ssi1_gpc_d), >> + INGENIC_PIN_GROUP("ssi1-ce0-d", x1830_ssi1_ce0_d), >> + INGENIC_PIN_GROUP("ssi1-ce1-d", x1830_ssi1_ce1_d), >> + INGENIC_PIN_GROUP("mmc0-1bit", x1830_mmc0_1bit), >> + INGENIC_PIN_GROUP("mmc0-4bit", x1830_mmc0_4bit), >> + INGENIC_PIN_GROUP("mmc1-1bit", x1830_mmc1_1bit), >> + INGENIC_PIN_GROUP("mmc1-4bit", x1830_mmc1_4bit), >> + INGENIC_PIN_GROUP("i2c0-data", x1830_i2c0), >> + INGENIC_PIN_GROUP("i2c1-data", x1830_i2c1), >> + INGENIC_PIN_GROUP("i2c2-data", x1830_i2c2), >> + INGENIC_PIN_GROUP("pwm0-b", x1830_pwm_pwm0_b), >> + INGENIC_PIN_GROUP("pwm0-c", x1830_pwm_pwm0_c), >> + INGENIC_PIN_GROUP("pwm1-b", x1830_pwm_pwm1_b), >> + INGENIC_PIN_GROUP("pwm1-c", x1830_pwm_pwm1_c), >> + INGENIC_PIN_GROUP("pwm2-c-8", x1830_pwm_pwm2_c_8), >> + INGENIC_PIN_GROUP("pwm2-c-13", x1830_pwm_pwm2_c_13), >> + INGENIC_PIN_GROUP("pwm3-c-9", x1830_pwm_pwm3_c_9), >> + INGENIC_PIN_GROUP("pwm3-c-14", x1830_pwm_pwm3_c_14), >> + INGENIC_PIN_GROUP("pwm4-c-15", x1830_pwm_pwm4_c_15), >> + INGENIC_PIN_GROUP("pwm4-c-25", x1830_pwm_pwm4_c_25), >> + INGENIC_PIN_GROUP("pwm5-c-16", x1830_pwm_pwm5_c_16), >> + INGENIC_PIN_GROUP("pwm5-c-26", x1830_pwm_pwm5_c_26), >> + INGENIC_PIN_GROUP("pwm6-c-17", x1830_pwm_pwm6_c_17), >> + INGENIC_PIN_GROUP("pwm6-c-27", x1830_pwm_pwm6_c_27), >> + INGENIC_PIN_GROUP("pwm7-c-18", x1830_pwm_pwm7_c_18), >> + INGENIC_PIN_GROUP("pwm7-c-28", x1830_pwm_pwm7_c_28), >> + INGENIC_PIN_GROUP("mac", x1830_mac), >> +}; >> + >> +static const char *x1830_uart0_groups[] =3D { "uart0-data",=20 >> "uart0-hwflow", }; >> +static const char *x1830_uart1_groups[] =3D { "uart1-data", }; >> +static const char *x1830_sfc_groups[] =3D { "sfc", }; >> +static const char *x1830_ssi0_groups[] =3D { >> + "ssi0-dt", "ssi0-dr", "ssi0-clk", "ssi0-gpc", "ssi0-ce0",=20 >> "ssi0-ce1", >> +}; >> +static const char *x1830_ssi1_groups[] =3D { >> + "ssi1-dt-c", "ssi1-dt-d", >> + "ssi1-dr-c", "ssi1-dr-d", >> + "ssi1-clk-c", "ssi1-clk-d", >> + "ssi1-gpc-c", "ssi1-gpc-d", >> + "ssi1-ce0-c", "ssi1-ce0-d", >> + "ssi1-ce1-c", "ssi1-ce1-d", >> +}; >> +static const char *x1830_mmc0_groups[] =3D { "mmc0-1bit", "mmc0-4bit", = }; >> +static const char *x1830_mmc1_groups[] =3D { "mmc1-1bit", "mmc1-4bit", = }; >> +static const char *x1830_i2c0_groups[] =3D { "i2c0-data", }; >> +static const char *x1830_i2c1_groups[] =3D { "i2c1-data", }; >> +static const char *x1830_i2c2_groups[] =3D { "i2c2-data", }; >> +static const char *x1830_pwm0_groups[] =3D { "pwm0-b", "pwm0-c", }; >> +static const char *x1830_pwm1_groups[] =3D { "pwm1-b", "pwm1-c", }; >> +static const char *x1830_pwm2_groups[] =3D { "pwm2-c-8", "pwm2-c-13", }= ; >> +static const char *x1830_pwm3_groups[] =3D { "pwm3-c-9", "pwm3-c-14", }= ; >> +static const char *x1830_pwm4_groups[] =3D { "pwm4-c-15", "pwm4-c-25", = }; >> +static const char *x1830_pwm5_groups[] =3D { "pwm5-c-16", "pwm5-c-26", = }; >> +static const char *x1830_pwm6_groups[] =3D { "pwm6-c-17", "pwm6-c-27", = }; >> +static const char *x1830_pwm7_groups[] =3D { "pwm7-c-18", "pwm7-c-28", = }; >> +static const char *x1830_mac_groups[] =3D { "mac", }; >> + >> +static const struct function_desc x1830_functions[] =3D { >> + { "uart0", x1830_uart0_groups, ARRAY_SIZE(x1830_uart0_groups), }, >> + { "uart1", x1830_uart1_groups, ARRAY_SIZE(x1830_uart1_groups), }, >> + { "sfc", x1830_sfc_groups, ARRAY_SIZE(x1830_sfc_groups), }, >> + { "ssi0", x1830_ssi0_groups, ARRAY_SIZE(x1830_ssi0_groups), }, >> + { "ssi1", x1830_ssi1_groups, ARRAY_SIZE(x1830_ssi1_groups), }, >> + { "mmc0", x1830_mmc0_groups, ARRAY_SIZE(x1830_mmc0_groups), }, >> + { "mmc1", x1830_mmc1_groups, ARRAY_SIZE(x1830_mmc1_groups), }, >> + { "i2c0", x1830_i2c0_groups, ARRAY_SIZE(x1830_i2c0_groups), }, >> + { "i2c1", x1830_i2c1_groups, ARRAY_SIZE(x1830_i2c1_groups), }, >> + { "i2c2", x1830_i2c2_groups, ARRAY_SIZE(x1830_i2c2_groups), }, >> + { "pwm0", x1830_pwm0_groups, ARRAY_SIZE(x1830_pwm0_groups), }, >> + { "pwm1", x1830_pwm1_groups, ARRAY_SIZE(x1830_pwm1_groups), }, >> + { "pwm2", x1830_pwm2_groups, ARRAY_SIZE(x1830_pwm2_groups), }, >> + { "pwm3", x1830_pwm3_groups, ARRAY_SIZE(x1830_pwm3_groups), }, >> + { "pwm4", x1830_pwm4_groups, ARRAY_SIZE(x1830_pwm4_groups), }, >> + { "pwm5", x1830_pwm5_groups, ARRAY_SIZE(x1830_pwm4_groups), }, >> + { "pwm6", x1830_pwm6_groups, ARRAY_SIZE(x1830_pwm4_groups), }, >> + { "pwm7", x1830_pwm7_groups, ARRAY_SIZE(x1830_pwm4_groups), }, >> + { "mac", x1830_mac_groups, ARRAY_SIZE(x1830_mac_groups), }, >> +}; >> + >> +static const struct ingenic_chip_info x1830_chip_info =3D { >> + .num_chips =3D 4, >> + .groups =3D x1830_groups, >> + .num_groups =3D ARRAY_SIZE(x1830_groups), >> + .functions =3D x1830_functions, >> + .num_functions =3D ARRAY_SIZE(x1830_functions), >> + .pull_ups =3D x1830_pull_ups, >> + .pull_downs =3D x1830_pull_downs, >> +}; >> + >> static u32 ingenic_gpio_read_reg(struct ingenic_gpio_chip *jzgc, u8=20 >> reg) >> { >> unsigned int val; >> @@ -1422,13 +1646,20 @@ static void=20 >> ingenic_gpio_shadow_set_bit(struct ingenic_gpio_chip *jzgc, >> else >> reg =3D REG_CLEAR(reg); >> >> - regmap_write(jzgc->jzpc->map, X1000_GPIO_PZ_BASE + reg,=20 >> BIT(offset)); >> + if (jzgc->jzpc->version >=3D ID_X1830) >> + regmap_write(jzgc->jzpc->map, X1830_GPIO_PZ_BASE + reg,=20 >> BIT(offset)); >> + else >> + regmap_write(jzgc->jzpc->map, X1000_GPIO_PZ_BASE + reg,=20 >> BIT(offset)); >> } >> >> static void ingenic_gpio_shadow_set_bit_load(struct=20 >> ingenic_gpio_chip *jzgc) >> { >> - regmap_write(jzgc->jzpc->map, X1000_GPIO_PZ_GID2LD, >> - jzgc->gc.base / PINS_PER_GPIO_CHIP); >> + unsigned int offt =3D jzgc->gc.base / PINS_PER_GPIO_CHIP; >> + >> + if (jzgc->jzpc->version >=3D ID_X1830) >> + regmap_write(jzgc->jzpc->map, X1830_GPIO_PZ_GID2LD, offt); >> + else >> + regmap_write(jzgc->jzpc->map, X1000_GPIO_PZ_GID2LD, offt); >> } >> >> static inline bool ingenic_gpio_get_value(struct ingenic_gpio_chip=20 >> *jzgc, >> @@ -1668,25 +1899,36 @@ static inline void ingenic_config_pin(struct=20 >> ingenic_pinctrl *jzpc, >> unsigned int pin, u8 reg, bool set) >> { >> unsigned int idx =3D pin % PINS_PER_GPIO_CHIP; >> - unsigned int offt =3D pin / PINS_PER_GPIO_CHIP; >> + unsigned int offt1 =3D pin / PINS_PER_GPIO_CHIP; >> + unsigned int offt2 =3D set ? REG_SET(reg) : REG_CLEAR(reg); >> >> - regmap_write(jzpc->map, offt * 0x100 + >> - (set ? REG_SET(reg) : REG_CLEAR(reg)), BIT(idx)); >> + if (jzpc->version >=3D ID_X1830) >> + regmap_write(jzpc->map, offt1 * 0x1000 + offt2, BIT(idx)); >> + else >> + regmap_write(jzpc->map, offt1 * 0x100 + offt2, BIT(idx)); >> } >> >> static inline void ingenic_shadow_config_pin(struct ingenic_pinctrl=20 >> *jzpc, >> unsigned int pin, u8 reg, bool set) >> { >> unsigned int idx =3D pin % PINS_PER_GPIO_CHIP; >> + unsigned int offt =3D set ? REG_SET(reg) : REG_CLEAR(reg); >> >> - regmap_write(jzpc->map, X1000_GPIO_PZ_BASE + >> - (set ? REG_SET(reg) : REG_CLEAR(reg)), BIT(idx)); >> + if (jzpc->version >=3D ID_X1830) >> + regmap_write(jzpc->map, X1830_GPIO_PZ_BASE + offt, BIT(idx)); >> + else >> + regmap_write(jzpc->map, X1000_GPIO_PZ_BASE + offt, BIT(idx)); >> } >> >> static inline void ingenic_shadow_config_pin_load(struct=20 >> ingenic_pinctrl *jzpc, >> unsigned int pin) >> { >> - regmap_write(jzpc->map, X1000_GPIO_PZ_GID2LD, pin /=20 >> PINS_PER_GPIO_CHIP); >> + unsigned int offt =3D pin / PINS_PER_GPIO_CHIP; >> + >> + if (jzpc->version >=3D ID_X1830) >> + regmap_write(jzpc->map, X1830_GPIO_PZ_GID2LD, offt); >> + else >> + regmap_write(jzpc->map, X1000_GPIO_PZ_GID2LD, offt); >> } >> >> static inline bool ingenic_get_pin_config(struct ingenic_pinctrl *jzpc, >> @@ -1696,7 +1938,10 @@ static inline bool=20 >> ingenic_get_pin_config(struct ingenic_pinctrl *jzpc, >> unsigned int offt =3D pin / PINS_PER_GPIO_CHIP; >> unsigned int val; >> >> - regmap_read(jzpc->map, offt * 0x100 + reg, &val); >> + if (jzpc->version >=3D ID_X1830) >> + regmap_read(jzpc->map, offt * 0x1000 + reg, &val); >> + else >> + regmap_read(jzpc->map, offt * 0x100 + reg, &val); >> >> return val & BIT(idx); >> } >> @@ -1856,13 +2101,56 @@ static int ingenic_pinconf_get(struct=20 >> pinctrl_dev *pctldev, >> return 0; >> } >> >> -static void ingenic_set_bias(struct ingenic_pinctrl *jzpc, >> - unsigned int pin, bool enabled) >> +static int ingenic_set_bias(struct ingenic_pinctrl *jzpc, >> + unsigned int pin, unsigned int bias) >> { >> - if (jzpc->version >=3D ID_JZ4760) >> - ingenic_config_pin(jzpc, pin, JZ4760_GPIO_PEN, !enabled); >> - else >> - ingenic_config_pin(jzpc, pin, JZ4740_GPIO_PULL_DIS, !enabled); >> + if (jzpc->version >=3D ID_X1830) { >> + unsigned int idx =3D pin % PINS_PER_GPIO_CHIP; >> + unsigned int offt =3D pin / PINS_PER_GPIO_CHIP; >> + >> + if (bias =3D=3D GPIO_HIZ) { >> + if (idx < (PINS_PER_GPIO_CHIP / 2)) >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_CLEAR(X1830_GPIO_PEL0), BIT(idx * 2) * 3); >> + else >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_CLEAR(X1830_GPIO_PEL1), BIT(idx % 16 *=20 >> 2) * 3); > > The hardcoded 16 here is PINS_PER_GPIO_CHIP / 2? Yes, it is. > > Why not calculate 'idx' with the proper modulo when it's defined,=20 > instead of doing (idx % 16 * 2) everytime? > Ok, I will change it in v6. > >> + } else if (bias =3D=3D GPIO_PULLUP) { >> + if (idx < (PINS_PER_GPIO_CHIP / 2)) { >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_SET(X1830_GPIO_PEL0), BIT(idx * 2)); >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_CLEAR(X1830_GPIO_PEL0), BIT(idx * 2) * 2); >> + } else { >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_SET(X1830_GPIO_PEL1), BIT(idx % 16 * 2)); >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_CLEAR(X1830_GPIO_PEL1), BIT(idx % 16 *=20 >> 2) * 2); >> + } >> + } else { >> + if (idx < (PINS_PER_GPIO_CHIP / 2)) { >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_CLEAR(X1830_GPIO_PEL0), BIT(idx * 2)); >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_SET(X1830_GPIO_PEL0), BIT(idx * 2) * 2); >> + } else { >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_CLEAR(X1830_GPIO_PEL1), BIT(idx % 16 * 2)); >> + regmap_write(jzpc->map, offt * 0x1000 + >> + REG_SET(X1830_GPIO_PEL1), BIT(idx % 16 * 2)=20 >> * 2); >> + } >> + } >> + } else if (jzpc->version >=3D ID_JZ4760) { >> + if (bias =3D=3D GPIO_HIZ) >> + return -EINVAL; > > Actually this is still not right, because it's now impossible to=20 > disable the pull-ups on older JZ SoCs. > > I got confused by the "GPIO_HIZ" setting, HiZ mean tristated output=20 > GPIO, which is not what this is about and something that Ingenic SoCs=20 > don't support. Naming that macro e.g. GPIO_PULL_DIS would be much more=20 > representative to its meaning. According to the X1830's PM manual, its GPIO supports Hi-Z mode (page=20 540-541). I will confirm to Ingenic tomorrow that this Hi-Z is true=20 Hi-Z, or it means to close the pull. > > Please rename the macro and remove this check (and the other one below). > > Cheers, > -Paul > > >> + ingenic_config_pin(jzpc, pin, JZ4760_GPIO_PEN, !bias); >> + } else { >> + if (bias =3D=3D GPIO_HIZ) >> + return -EINVAL; >> + ingenic_config_pin(jzpc, pin, JZ4740_GPIO_PULL_DIS, !bias); >> + } >> + >> + return 0; >> } >> >> static int ingenic_pinconf_set(struct pinctrl_dev *pctldev, unsigned=20 >> int pin, >> @@ -1872,6 +2160,7 @@ static int ingenic_pinconf_set(struct=20 >> pinctrl_dev *pctldev, unsigned int pin, >> unsigned int idx =3D pin % PINS_PER_GPIO_CHIP; >> unsigned int offt =3D pin / PINS_PER_GPIO_CHIP; >> unsigned int cfg; >> + int ret; >> >> for (cfg =3D 0; cfg < num_configs; cfg++) { >> switch (pinconf_to_config_param(configs[cfg])) { >> @@ -1889,7 +2178,9 @@ static int ingenic_pinconf_set(struct=20 >> pinctrl_dev *pctldev, unsigned int pin, >> case PIN_CONFIG_BIAS_DISABLE: >> dev_dbg(jzpc->dev, "disable pull-over for pin P%c%u\n", >> 'A' + offt, idx); >> - ingenic_set_bias(jzpc, pin, false); >> + ret =3D ingenic_set_bias(jzpc, pin, GPIO_HIZ); >> + if (ret) >> + return ret; >> break; >> >> case PIN_CONFIG_BIAS_PULL_UP: >> @@ -1897,7 +2188,9 @@ static int ingenic_pinconf_set(struct=20 >> pinctrl_dev *pctldev, unsigned int pin, >> return -EINVAL; >> dev_dbg(jzpc->dev, "set pull-up for pin P%c%u\n", >> 'A' + offt, idx); >> - ingenic_set_bias(jzpc, pin, true); >> + ret =3D ingenic_set_bias(jzpc, pin, GPIO_PULLUP); >> + if (ret) >> + return ret; >> break; >> >> case PIN_CONFIG_BIAS_PULL_DOWN: >> @@ -1905,7 +2198,9 @@ static int ingenic_pinconf_set(struct=20 >> pinctrl_dev *pctldev, unsigned int pin, >> return -EINVAL; >> dev_dbg(jzpc->dev, "set pull-down for pin P%c%u\n", >> 'A' + offt, idx); >> - ingenic_set_bias(jzpc, pin, true); >> + ret =3D ingenic_set_bias(jzpc, pin, GPIO_PULLDOWN); >> + if (ret) >> + return ret; >> break; >> >> default: >> @@ -1987,6 +2282,7 @@ static const struct of_device_id=20 >> ingenic_pinctrl_of_match[] =3D { >> { .compatible =3D "ingenic,x1000-pinctrl", .data =3D (void *)=20 >> ID_X1000 }, >> { .compatible =3D "ingenic,x1000e-pinctrl", .data =3D (void *)=20 >> ID_X1000E }, >> { .compatible =3D "ingenic,x1500-pinctrl", .data =3D (void *)=20 >> ID_X1500 }, >> + { .compatible =3D "ingenic,x1830-pinctrl", .data =3D (void *)=20 >> ID_X1830 }, >> {}, >> }; >> >> @@ -1996,6 +2292,7 @@ static const struct of_device_id=20 >> ingenic_gpio_of_match[] __initconst =3D { >> { .compatible =3D "ingenic,jz4770-gpio", }, >> { .compatible =3D "ingenic,jz4780-gpio", }, >> { .compatible =3D "ingenic,x1000-gpio", }, >> + { .compatible =3D "ingenic,x1830-gpio", }, >> {}, >> }; >> >> @@ -2018,7 +2315,10 @@ static int __init ingenic_gpio_probe(struct=20 >> ingenic_pinctrl *jzpc, >> return -ENOMEM; >> >> jzgc->jzpc =3D jzpc; >> - jzgc->reg_base =3D bank * 0x100; >> + if (jzpc->version >=3D ID_X1830) >> + jzgc->reg_base =3D bank * 0x1000; >> + else >> + jzgc->reg_base =3D bank * 0x100; >> >> jzgc->gc.label =3D devm_kasprintf(dev, GFP_KERNEL, "GPIO%c", 'A' += =20 >> bank); >> if (!jzgc->gc.label) >> @@ -2111,7 +2411,9 @@ static int __init ingenic_pinctrl_probe(struct=20 >> platform_device *pdev) >> else >> jzpc->version =3D (enum jz_version)id->driver_data; >> >> - if (jzpc->version >=3D ID_X1500) >> + if (jzpc->version >=3D ID_X1830) >> + chip_info =3D &x1830_chip_info; >> + else if (jzpc->version >=3D ID_X1500) >> chip_info =3D &x1500_chip_info; >> else if (jzpc->version >=3D ID_X1000E) >> chip_info =3D &x1000e_chip_info; >> @@ -2208,6 +2510,7 @@ static const struct platform_device_id=20 >> ingenic_pinctrl_ids[] =3D { >> { "x1000-pinctrl", ID_X1000 }, >> { "x1000e-pinctrl", ID_X1000E }, >> { "x1500-pinctrl", ID_X1500 }, >> + { "x1830-pinctrl", ID_X1830 }, >> {}, >> }; >> >> --=20 >> 2.7.4 >> >> > >