Received: by 2002:a25:7ec1:0:0:0:0:0 with SMTP id z184csp5762634ybc; Wed, 27 Nov 2019 09:04:14 -0800 (PST) X-Google-Smtp-Source: APXvYqzkLK6tNksXyLLtZkFqj2FaWGMyYch70zmpX77tXNjemTB3Z/ENZ/ets7PrHoTzC0HO98PV X-Received: by 2002:a05:6402:13d4:: with SMTP id a20mr33295100edx.105.1574874254093; Wed, 27 Nov 2019 09:04:14 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1574874254; cv=none; d=google.com; s=arc-20160816; b=KK2/HJsqcAt/SULUY1GP+6Aj9jddHTSK6+eKsPIPER1yRoOmqUChoNeOX3QbLziSCk OCopt6kqrVBFEpquopaReq0X2cMtrEoQFW7MSkU0PppDQduwzodJF/qAGf/bbkE2AaEM vi5zCrpGR30xpFUM3NBrsJkZBWgm25p+WgpS1FQbr+nV2K91ftBusFRItujF/tGKXP04 EmcB3KFJ9160R9wwxKLovSerD3QUqjC1+SJJ9011IaxdCu06hsAuZsjTo/QwyAAZYxTk aIRpBSmmZN10r63xIMaOIBBxOWekjjt9paATMDdvm3qDnx4tFEr8cgsIeEOyEAOVWviL sJjQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:content-language :content-transfer-encoding:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject; bh=hRogtYe7lxm985uZdtrOKd4Ba78X/poMSMnw8XT0lYo=; b=vrJa08B+qjJ7aOWY+K8scg8pqPA3w1ePrV2qa4AiZDQqYcX4YqCc8TH570yMUQsLPG NH7Og2tinAnLPpS83/OJ8i7byHIzHyato/wFPD1FGb9o0rN+4+vOXX7RstDSvzBsVh9t 9PDANFmhKY3aX/zuHAzhoOQsuUOMoizPUlCJEI6lSBmgw9FZiPgV1BFS6J/PurDnJ8vE /UnKRpQkpkGTds9kSWAjc+Pnp3XrY1W72wDa1eHdwsOIFT0Uj/lCVqrYheoEjL/TbsE8 L3c8biG2OcwOFa+rWDEUEAhB6qOIcJC8Z9hIAoMZDM3mEpVXjvJcxreGwc0ifPcWtUO8 f+Hg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=Mv7mfSz2; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a26si3094420ejs.91.2019.11.27.09.03.47; Wed, 27 Nov 2019 09:04:14 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=Mv7mfSz2; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727128AbfK0RCh (ORCPT + 99 others); Wed, 27 Nov 2019 12:02:37 -0500 Received: from hqemgate14.nvidia.com ([216.228.121.143]:18543 "EHLO hqemgate14.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726984AbfK0RCg (ORCPT ); Wed, 27 Nov 2019 12:02:36 -0500 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate14.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Wed, 27 Nov 2019 09:02:38 -0800 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Wed, 27 Nov 2019 09:02:34 -0800 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Wed, 27 Nov 2019 09:02:34 -0800 Received: from [10.2.169.149] (10.124.1.5) by HQMAIL107.nvidia.com (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Wed, 27 Nov 2019 17:02:33 +0000 Subject: Re: [PATCH v2 00/11] Move PMC clocks into Tegra PMC driver To: Dmitry Osipenko , , , , CC: , , , , , , , , , , , , , , , , , , , , , References: <1574830773-14892-1-git-send-email-skomatineni@nvidia.com> <79e7bd6a-f138-1e7d-6e0b-435adde3b3e5@gmail.com> From: Sowjanya Komatineni Message-ID: <04b093fe-5eff-1ad2-9a8a-7674dcb2318a@nvidia.com> Date: Wed, 27 Nov 2019 09:02:35 -0800 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.7.2 MIME-Version: 1.0 In-Reply-To: <79e7bd6a-f138-1e7d-6e0b-435adde3b3e5@gmail.com> X-Originating-IP: [10.124.1.5] X-ClientProxiedBy: HQMAIL105.nvidia.com (172.20.187.12) To HQMAIL107.nvidia.com (172.20.187.13) Content-Type: text/plain; charset="utf-8"; format=flowed Content-Transfer-Encoding: quoted-printable Content-Language: en-US DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1574874158; bh=hRogtYe7lxm985uZdtrOKd4Ba78X/poMSMnw8XT0lYo=; h=X-PGP-Universal:Subject:To:CC:References:From:Message-ID:Date: User-Agent:MIME-Version:In-Reply-To:X-Originating-IP: X-ClientProxiedBy:Content-Type:Content-Transfer-Encoding: Content-Language; b=Mv7mfSz2xQieZ3opcYzwRFO3jWlireqF4uc5LFCKfMjx3yb8tu/4OBv37Y2YW6ZnD +MGLDVWxf9a0CgA5/F5+uhBGjncGUHpEaOHqK3d8sIsYP6+vf4irCkqE/rc3u16gTR UcKlhNldaixt2TXlw446aPAC491S4+BAbGKdhm4mIkIUDEhkSWgItdM6h+FsemGVhK oKsEivi7N/HB561PQmnX+e7SZjPZnClj94HGkWLuy8jZk4yZp7w/14e0Lr0DdhZMvv pFACfUUNTCxyNTw/Aq2SbSgvKPqjsXeIP5+B+m5UZRqY5znsk83dFMORBGBkjZenXF RmXnCdF1VNqjA== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 11/27/19 6:31 AM, Dmitry Osipenko wrote: > 27.11.2019 07:59, Sowjanya Komatineni =D0=BF=D0=B8=D1=88=D0=B5=D1=82: >> Tegra PMC has clk_out_1, clk_out_2, clk_out_3 and blink controls which >> are currently registered by Tegra clock driver using clk_regiser_mux and >> clk_register_gate which performs direct Tegra PMC register access. >> >> When Tegra PMC is in secure mode, any access from non-secure world will >> not go through. >> >> This patch series adds these Tegra PMC clocks and blink controls to Tegr= a >> PMC driver with PMC as clock provider and removed them from Tegra clock >> driver. This also adds PMC specific clock id's to use in device tree and >> removed clock ids of PMC clock from Tegra clock driver. >> >> This series also includes patch to update clock provider from tegra_car >> to pmc in the device tree tegra210-smaug.dts that uses clk_out_2 from PM= C. >> >> [v2]: Changes between v1 and v2 are >> - v2 includes patches for adding clk_out_1, clk_out_2, clk_out_3, >> blink controls to Tegra PMC driver and removing clk-tegra-pmc. >> - feedback related to pmc clocks in Tegra PMC driver from v1 >> - Removed patches for WB0 PLLM overrides and PLLE IDDQ PMC programming >> by the clock driver using helper functions from Tegra PMC. >> >> Note: >> To use helper functions from PMC driver, PMC early init need to >> happen prior to using helper functions and these helper functions are >> for PLLM Override and PLLE IDDQ programming in PMC during PLLM/PLLE >> clock registration which happen in clock_init prior to Tegra PMC >> probe. >> Moving PLLM/PLLE clocks registration to happen after Tegra PMC >> impacts other clocks EMC, MC and corresponding tegra_emc_init and >> tegra_mc_init. >> This implementation of configuring PMC registers thru helper >> functions in clock driver needs proper changes across PMC, Clock, >> EMC and MC inits to have it work across all Tegra platforms. >> >> Currently PLLM Override is not enabled in the bootloader so proper >> patches for this fix will be taken care separately. > Hello Sowjanya, > > Could you please clarify what do you mean by "PLLM Override not enabled > in bootloader"? > > There is T124 Nyan Big Chromebook which is supported in upstream kernel, > it has PLLM Override set by bootloader. I also have T30 Nexus 7 tablet > which has the PLLM Override set by bootloader as well. It's not clear to > me whether this patch series is supposed to break these devices. If the > breakage is the case here, then I'm afraid you can't postpone supporting > the PLLM Override and a full-featured implementation is needed. Hi Dmitry, Secure boot currently is enabled only on Tegra210 and Tegra210=20 bootloader doesn't enable PLLM override. So PLLM override/PLLE IDDQ being in clock driver currently will not=20 break on any of existing Tegra platforms. > > I briefly tried to test this series on T30 and this time it doesn't hang > on boot, but somehow WiFi MMC card detection is broken. AFAIK, the WiFi > chip uses the Blink clock source and the clock should be enabled by the > MMC core because this is how DT part looks like: > > brcm_wifi_pwrseq: wifi-pwrseq { > compatible =3D "mmc-pwrseq-simple"; > clocks =3D <&pmc TEGRA_PMC_CLK_BLINK>; > clock-names =3D "ext_clock"; > reset-gpios =3D <&gpio TEGRA_GPIO(D, 3) GPIO_ACTIVE_LOW>; > post-power-on-delay-ms =3D <300>; > power-off-delay-us =3D <300>; > }; > > BTW, I tried this series on a T20 device which also uses the Blink > clock for WiFi card and it works. So looks like this patchset has some > problem in regards to the T30 PMC clocks implementation. > > [snip] Blink init state is set to true for both Tegra20 and Tegra30 and all go=20 through the same blink programming sequence. Will try to add more debug messages to dump registers and will test=20 blink through device tree on T30 and will get back...