Received: by 2002:a25:7ec1:0:0:0:0:0 with SMTP id z184csp8190411ybc; Fri, 29 Nov 2019 06:49:55 -0800 (PST) X-Google-Smtp-Source: APXvYqwmJ8FUAs5MwNGq4OWw2aidJzHQrU8AXYmtHLrh42OR5bdc0i3i7P6M8Tync2tYUdeQl8QV X-Received: by 2002:a17:906:3418:: with SMTP id c24mr62094683ejb.121.1575038995667; Fri, 29 Nov 2019 06:49:55 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575038995; cv=none; d=google.com; s=arc-20160816; b=Z1qD6p3aS7+hzs0+Wn8fRy64yLd5ac61+FwrGupHOnOg5LYv3qP8OA8kot8blfePR9 2STpPe5TvAMYbLsJReeUJL6zQ/MG48qkqvm4wvf0qc82Ak6bkIBJ52jZRRQ1HWuxkZdv K3KAFDK0/eBikywMd80J70pPjQmabPhNinU66+8smWf4L953igYHnLsfU8oxq5aHztk9 qyiDN0w69iQgVy+Ba9rXSqYQQAaBX4ktyCB2uK3MNc5UwKpaWDqJ3lOcN7U19QJ1pOlq 9IipBCEd8BfeC/nAJAJSj91zQjGvdyb1sjPTGkVMi6pNkrpoIPxyOOiYa4WWIoC/7PWp Zmdg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=Z3agmMrYPqyNFY96KJ09Q8nb8+W7w40dJX5FqXHOHgA=; b=IRfbDODb78hkbawF7pGEESu/JCjqjjttRpSqjE6SF/r5fHYbxmEjvi/wrXRqEMymhB itG3OZ4vt66fcYuwjfgzKH+hhQM7A5iWUhilymLVfykiBD4qo0HuTeGEOy50u+6sZ54i X9y9QEC7MAH8OJMr+8UjKFfU+uTIY6v3mMYOvy1I9YogOcnmuiJXFVIUlrK/NBILflJ0 B1Jf+IYlgQKZtiHpOeMT5Ze0KVrngiVBDIrPEGQyJs7vEmnLEWjvNeNKUukW506aMms3 yq1Kz6zUdEo2SXdJ5TgZ0v8JKnklj9bpAk2PR8KEB8+HASwwq6X4aM0THeThjr23mnH9 Nj9w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d12si2915344edx.16.2019.11.29.06.49.31; Fri, 29 Nov 2019 06:49:55 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727050AbfK2OsD (ORCPT + 99 others); Fri, 29 Nov 2019 09:48:03 -0500 Received: from mail-sz.amlogic.com ([211.162.65.117]:44155 "EHLO mail-sz.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726808AbfK2OsD (ORCPT ); Fri, 29 Nov 2019 09:48:03 -0500 Received: from droid15-sz.amlogic.com (10.28.8.25) by mail-sz.amlogic.com (10.28.11.5) with Microsoft SMTP Server id 15.1.1591.10; Fri, 29 Nov 2019 22:47:48 +0800 From: Jian Hu To: Jerome Brunet , Neil Armstrong CC: Jian Hu , Kevin Hilman , Rob Herring , Martin Blumenstingl , Michael Turquette , Stephen Boyd , Qiufang Dai , Jianxin Pan , Victor Wan , Chandle Zou , , , , Subject: [PATCH v3 7/7] arm64: dts: meson: add A1 PLL and periphs clock controller Date: Fri, 29 Nov 2019 22:46:05 +0800 Message-ID: <20191129144605.182774-8-jian.hu@amlogic.com> X-Mailer: git-send-email 2.24.0 In-Reply-To: <20191129144605.182774-1-jian.hu@amlogic.com> References: <20191129144605.182774-1-jian.hu@amlogic.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-Originating-IP: [10.28.8.25] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add A1 PLL and periphs clock controller node, there are parent clocks in periphs clocks for PLL clocks, and there are parent clocks in PLL clocks for periphs clocks. They rely on each other. Signed-off-by: Jian Hu --- arch/arm64/boot/dts/amlogic/meson-a1.dtsi | 26 +++++++++++++++++++++++ 1 file changed, 26 insertions(+) diff --git a/arch/arm64/boot/dts/amlogic/meson-a1.dtsi b/arch/arm64/boot/dts/amlogic/meson-a1.dtsi index 7210ad049d1d..ba1cb4aa594b 100644 --- a/arch/arm64/boot/dts/amlogic/meson-a1.dtsi +++ b/arch/arm64/boot/dts/amlogic/meson-a1.dtsi @@ -5,6 +5,8 @@ #include #include +#include +#include / { compatible = "amlogic,a1"; @@ -74,6 +76,30 @@ #size-cells = <2>; ranges = <0x0 0x0 0x0 0xfe000000 0x0 0x1000000>; + clkc_pll: pll-clock-controller { + compatible = "amlogic,a1-pll-clkc"; + #clock-cells = <1>; + reg = <0 0x7c80 0 0x21c>; + clocks = <&clkc_periphs CLKID_XTAL_FIXPLL>, + <&clkc_periphs CLKID_XTAL_HIFIPLL>; + clock-names = "xtal_fixpll", "xtal_hifipll"; + }; + + clkc_periphs: periphs-clock-controller { + compatible = "amlogic,a1-periphs-clkc"; + #clock-cells = <1>; + reg = <0 0x800 0 0x104>; + clocks = <&clkc_pll CLKID_FCLK_DIV2>, + <&clkc_pll CLKID_FCLK_DIV3>, + <&clkc_pll CLKID_FCLK_DIV5>, + <&clkc_pll CLKID_FCLK_DIV7>, + <&clkc_pll CLKID_HIFI_PLL>, + <&xtal>; + clock-names = "fclk_div2", "fclk_div3", + "fclk_div5", "fclk_div7", + "hifi_pll", "xtal"; + }; + uart_AO: serial@1c00 { compatible = "amlogic,meson-gx-uart", "amlogic,meson-ao-uart"; -- 2.24.0