Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp925646ybl; Mon, 2 Dec 2019 21:24:54 -0800 (PST) X-Google-Smtp-Source: APXvYqy6OnQ4DZ3ByUITHN/oIlFu/cVeqo+lq6C0tIf7xVDgsGir4GTkMsGQA6HyBlmw4R1YZmG4 X-Received: by 2002:a9d:64ce:: with SMTP id n14mr1884540otl.263.1575350694062; Mon, 02 Dec 2019 21:24:54 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575350694; cv=none; d=google.com; s=arc-20160816; b=f4AzJ4675c0flY+YI44nitcWuUW2t+9XKdApY/UvedIcvUo0QxuSCc2hI8ihXbvcks 2bqkqpCCquY23aNMdQlWgtPWy//epVhKy7fAbWGCUXVk0lmrXZE14aV3ilGjanh/KfPA zvx8fo4+aViiRFKK8eW9Kh2lLPZ6kwvXgvUDWYlLUs96dWNuwhQAMHPONXQW2NPKVBQ6 hCB3ALK3VIsg7/dM/Blwn1MF3qKZ/orlG6tAXGMOiQhj/cqKXSJw6nb1PTT+SrFizf/G iTYVd0gwaS1mI32xVzmKzVsUbjLrgCRx/hKOhEClcQl+Nc4xM3PMBDLz/IsFdoDuZu4F Abvg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature; bh=pxI8Cguos0cKTF66KT8H5qjY9kYioUE26xd0gbt68Gc=; b=rd99+4XkJqK7JA4fg9BhNr5JS5U/O4V33SKoSieoYxUv8BzKHci10E7McrqNeEh3WM Z2m0AZR8km62O+tPE3+AjT+GGljFpfvTIPd4uN/p74ST9mOTi6xcrNFWRJdwH4eoHKMn wqa+KnXb/MhPprIyen/J4od8Yg24oLXwt5v2ji6fu1EYT0MrEwf/V2GR+6B1bGSSdLSD fdUSB3hP7jM5q+IDodFrGlDfnvhL16u2XcK3/NydnB/McXWnKP9VAMJfVBux6rlVtc9U ZCALE1JO7yL76QGth9y7ekjaBNgJNOmh7uuwJrN8eG0vwAiWOP498u93H5LTYxTkCQRy 3pJw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b="R/khThpT"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u13si634024otg.118.2019.12.02.21.24.41; Mon, 02 Dec 2019 21:24:54 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b="R/khThpT"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727219AbfLCFYC (ORCPT + 99 others); Tue, 3 Dec 2019 00:24:02 -0500 Received: from mail-pf1-f193.google.com ([209.85.210.193]:42051 "EHLO mail-pf1-f193.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727205AbfLCFYA (ORCPT ); Tue, 3 Dec 2019 00:24:00 -0500 Received: by mail-pf1-f193.google.com with SMTP id l22so1237339pff.9 for ; Mon, 02 Dec 2019 21:24:00 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :in-reply-to:references; bh=pxI8Cguos0cKTF66KT8H5qjY9kYioUE26xd0gbt68Gc=; b=R/khThpTZ5VGKEcaAzltnXnGVMvls+2niXJixyEaM7T6feDm4Rsn+Jc+OseJvEUtQn 90wFYjXIl233asz+Nl1z5xXwvkXUJLXtkQr0HqbiHXZbhTb7hMSWw/JI53lV3vmZo3Kb 67TjZMFxmrfSW7V+aqyBPgll3RqxDmIqj/o5DjMfEbc6zaOqeTVrfhr/6pJ3onjPFMM2 x/UVOR9XjeWCZ98luMqS4meyhImXXcEWvxuJTiUojMF+ok84dH+pYHCYf0fWl3drBzGp OJT6ha/blImEElUM064/UbT2yzBf4EbNS8+x0k9tmoMr+lrLETgFewaxbBFVENgkiJ/s xYfA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:in-reply-to:references; bh=pxI8Cguos0cKTF66KT8H5qjY9kYioUE26xd0gbt68Gc=; b=C3xc/24CaL4T7H0MWS/XW3Dv4r/noXb9yPhCLPrQ9jQVTFJpOsqNo3YSvTJMOiWLO5 L7TN/83In4ZENR0+C/rmRzemd/rrrFC/0gJpRGLxOz8rhxWgR/z0nFdIg+CqCZ0ZLUIM Fz4BQB1FQUuNMpcNd0Pmt5YBSXkcnZJTQO0zwfpRlb2KSObNgyJLEbVfeDjQrzZOiybP p2XMOE9nBZx5+3Ua/HSiJPZV9iL5Ck8EsF7JeNWilY7NpuZCog1oOmbf3xx4gE23jD0d 7sDmqxJ03nNLZscMYw/jkrh0wpck8dJ8k8EW7ry8YP6CXQPro/ZmBWB0KTGTM77GPGPj QAkg== X-Gm-Message-State: APjAAAXnlnMDDPJc+6kINu+SMDvmVHxHSu6uflChzaLIMvCJ6SFptnuI +qfw6DGrGtreYLfWw+XrvJ4ZGxJszyCYjg== X-Received: by 2002:a63:2b84:: with SMTP id r126mr3371433pgr.77.1575350639600; Mon, 02 Dec 2019 21:23:59 -0800 (PST) Received: from localhost ([14.96.109.134]) by smtp.gmail.com with ESMTPSA id k19sm1449664pfg.132.2019.12.02.21.23.58 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Mon, 02 Dec 2019 21:23:59 -0800 (PST) From: Amit Kucheria To: linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, bjorn.andersson@linaro.org, swboyd@chromium.org, sivaa@codeaurora.org, Andy Gross Cc: Daniel Lezcano , Amit Kucheria , linux-pm@vger.kernel.org Subject: [PATCH v2 6/9] drivers: thermal: tsens: Add watchdog support Date: Tue, 3 Dec 2019 10:53:27 +0530 Message-Id: <06b51a577b17120cd6003408034ca15ff9d33b70.1575349416.git.amit.kucheria@linaro.org> X-Mailer: git-send-email 2.17.1 In-Reply-To: References: In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org TSENS IP v2.3 onwards adds support for a watchdog to detect if the TSENS HW FSM is stuck. Add support to detect and restart the FSM in the driver. The watchdog is configured by the bootloader, we just enable the feature in the kernel. Signed-off-by: Amit Kucheria --- drivers/thermal/qcom/tsens-common.c | 38 +++++++++++++++++++++++++++++ drivers/thermal/qcom/tsens-v2.c | 10 ++++++++ drivers/thermal/qcom/tsens.h | 14 +++++++++++ 3 files changed, 62 insertions(+) diff --git a/drivers/thermal/qcom/tsens-common.c b/drivers/thermal/qcom/tsens-common.c index 4cf550766cf66..ecbc722eb3487 100644 --- a/drivers/thermal/qcom/tsens-common.c +++ b/drivers/thermal/qcom/tsens-common.c @@ -377,6 +377,24 @@ irqreturn_t tsens_critical_irq_thread(int irq, void *data) struct tsens_irq_data d; unsigned long flags; int temp, ret, i; + u32 wdog_status, wdog_count; + + if (priv->feat->has_watchdog) { + /* Watchdog is present only on v2.3+ */ + ret = regmap_field_read(priv->rf[WDOG_BARK_STATUS], &wdog_status); + if (ret) + return ret; + + /* Clear WDOG interrupt */ + regmap_field_write(priv->rf[WDOG_BARK_CLEAR], 1); + regmap_field_write(priv->rf[WDOG_BARK_CLEAR], 0); + + ret = regmap_field_read(priv->rf[WDOG_BARK_COUNT], &wdog_count); + if (ret) + return ret; + if (wdog_count) + dev_dbg(priv->dev, "%s: watchdog count: %d\n", __func__, wdog_count); + } for (i = 0; i < priv->num_sensors; i++) { const struct tsens_sensor *s = &priv->sensor[i]; @@ -684,6 +702,7 @@ int __init init_common(struct tsens_priv *priv) { void __iomem *tm_base, *srot_base; struct device *dev = priv->dev; + u32 ver_minor; struct resource *res; u32 enabled; int ret, i, j; @@ -733,6 +752,9 @@ int __init init_common(struct tsens_priv *priv) if (IS_ERR(priv->rf[i])) return PTR_ERR(priv->rf[i]); } + ret = regmap_field_read(priv->rf[VER_MINOR], &ver_minor); + if (ret) + goto err_put_device; } priv->rf[TSENS_EN] = devm_regmap_field_alloc(dev, priv->srot_map, @@ -793,6 +815,22 @@ int __init init_common(struct tsens_priv *priv) } } + if (tsens_version(priv) > VER_1_X && ver_minor > 2) { + /* Watchdog is present only on v2.3+ */ + priv->feat->has_watchdog = 1; + for (i = WDOG_BARK_STATUS; i <= CC_MON_MASK; i++) { + priv->rf[i] = devm_regmap_field_alloc(dev, priv->tm_map, + priv->fields[i]); + if (IS_ERR(priv->rf[i])) { + ret = PTR_ERR(priv->rf[i]); + goto err_put_device; + } + } + /* Enable WDOG and disable cycle completion monitoring */ + regmap_field_write(priv->rf[WDOG_BARK_MASK], 0); + regmap_field_write(priv->rf[CC_MON_MASK], 1); + } + spin_lock_init(&priv->ul_lock); tsens_enable_irq(priv); tsens_debug_init(op); diff --git a/drivers/thermal/qcom/tsens-v2.c b/drivers/thermal/qcom/tsens-v2.c index ce5ef0055d136..b293ed32174b5 100644 --- a/drivers/thermal/qcom/tsens-v2.c +++ b/drivers/thermal/qcom/tsens-v2.c @@ -24,6 +24,7 @@ #define TM_Sn_CRITICAL_THRESHOLD_OFF 0x0060 #define TM_Sn_STATUS_OFF 0x00a0 #define TM_TRDY_OFF 0x00e4 +#define TM_WDOG_LOG_OFF 0x013c /* v2.x: 8996, 8998, sdm845 */ @@ -66,6 +67,15 @@ static const struct reg_field tsens_v2_regfields[MAX_REGFIELDS] = { REG_FIELD_SPLIT_BITS_0_15(CRIT_INT_CLEAR, TM_CRITICAL_INT_CLEAR_OFF), REG_FIELD_SPLIT_BITS_0_15(CRIT_INT_MASK, TM_CRITICAL_INT_MASK_OFF), + /* WATCHDOG on v2.3 or later */ + [WDOG_BARK_STATUS] = REG_FIELD(TM_CRITICAL_INT_STATUS_OFF, 31, 31), + [WDOG_BARK_CLEAR] = REG_FIELD(TM_CRITICAL_INT_CLEAR_OFF, 31, 31), + [WDOG_BARK_MASK] = REG_FIELD(TM_CRITICAL_INT_MASK_OFF, 31, 31), + [CC_MON_STATUS] = REG_FIELD(TM_CRITICAL_INT_STATUS_OFF, 30, 30), + [CC_MON_CLEAR] = REG_FIELD(TM_CRITICAL_INT_CLEAR_OFF, 30, 30), + [CC_MON_MASK] = REG_FIELD(TM_CRITICAL_INT_MASK_OFF, 30, 30), + [WDOG_BARK_COUNT] = REG_FIELD(TM_WDOG_LOG_OFF, 0, 7), + /* Sn_STATUS */ REG_FIELD_FOR_EACH_SENSOR16(LAST_TEMP, TM_Sn_STATUS_OFF, 0, 11), REG_FIELD_FOR_EACH_SENSOR16(VALID, TM_Sn_STATUS_OFF, 21, 21), diff --git a/drivers/thermal/qcom/tsens.h b/drivers/thermal/qcom/tsens.h index 05d5f73178683..f93f7509a5a46 100644 --- a/drivers/thermal/qcom/tsens.h +++ b/drivers/thermal/qcom/tsens.h @@ -440,6 +440,18 @@ enum regfield_ids { CRIT_THRESH_13, CRIT_THRESH_14, CRIT_THRESH_15, + + /* WATCHDOG */ + WDOG_BARK_STATUS, + WDOG_BARK_CLEAR, + WDOG_BARK_MASK, + WDOG_BARK_COUNT, + + /* CYCLE COMPLETION MONITOR */ + CC_MON_STATUS, + CC_MON_CLEAR, + CC_MON_MASK, + MIN_STATUS_0, /* MIN threshold violated */ MIN_STATUS_1, MIN_STATUS_2, @@ -484,6 +496,7 @@ enum regfield_ids { * @adc: do the sensors only output adc code (instead of temperature)? * @srot_split: does the IP neatly splits the register space into SROT and TM, * with SROT only being available to secure boot firmware? + * @has_watchdog: does this IP support watchdog functionality? * @max_sensors: maximum sensors supported by this version of the IP */ struct tsens_features { @@ -491,6 +504,7 @@ struct tsens_features { unsigned int crit_int:1; unsigned int adc:1; unsigned int srot_split:1; + unsigned int has_watchdog:1; unsigned int max_sensors; }; -- 2.17.1