Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp595485ybl; Wed, 4 Dec 2019 07:49:24 -0800 (PST) X-Google-Smtp-Source: APXvYqxUEPBML7nvR9K7T+bAnsdGfMstkWhw1Il7oaDjWuL0RvosnzHW1FgIOI9+A01yXlxS8v3Y X-Received: by 2002:a05:6830:1715:: with SMTP id 21mr3053168otk.67.1575474564146; Wed, 04 Dec 2019 07:49:24 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575474564; cv=none; d=google.com; s=arc-20160816; b=CFGIO5lGja06SvSTQj0ArYzNIDXLlzk6jGpSGV7TyU9tOZBKflQ+m/dNMPm1x9iE/B 2rfABm4xWVjBq8YwzvGQsPVLj2FEsjRfabhZz2NCP0DQTfCaiLJu+uswJSicw1EOeiiu SgoDgOXQWyrk/8i3U/7m/tMKI85c9VGYRRIoag4eWKW5NtwmiJJpJXzIOAuooX9FeFC3 5Qc+/kZYujDwSB3JNxbTlGuLvOauMrwZLGj8dgXThlAHhNgo2SyllFT5/f/U9M06bqX8 WrDlqIqYhoDUs1AsTDIN289VsC3do/IPBguAvClst/tgEZGkmV/24QT1uKHq2v6/1Zsj knnA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dkim-signature; bh=mi6sicS/6WmqRtJHRFBWFt0P7fH4La+GpgRzv4TMpAY=; b=JJLpEkMIWa6l+/oOGXGtwBueoL4IjHwxwPQFZ0VnbjZpm4xqdSp7HOKF0csWVjrjYL PWGWfick5k8eXlSuXYH2t98CqA+CsCyNwq86eXMt05e5cx+1fNj0mBcEYNnMCCBF55OT +7Ha2rr34VSHCRZWsU1lbue5IgzwlrQ2RT7BZ7MvHY9aQ5y9fsyEkvvBtnPEcGKWWpzJ jntAfhw9gLspH1ORBnRSJbmI3TbjJn/9GE4rFTUAfM7dNANaPdVjxftH1oRZNVw4M7nn Z1VBbjBf2lnuok7zYTvC4zCKwbYD4rHtiDqYl0D6GwfCeLZmi9fZ/tTJsjolzCUAI5QK ja+w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=QeS7Ngnx; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 7si2855125otk.79.2019.12.04.07.49.09; Wed, 04 Dec 2019 07:49:24 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=QeS7Ngnx; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728204AbfLDPQA (ORCPT + 99 others); Wed, 4 Dec 2019 10:16:00 -0500 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:42140 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1727828AbfLDPQA (ORCPT ); Wed, 4 Dec 2019 10:16:00 -0500 Received: from pps.filterd (m0046661.ppops.net [127.0.0.1]) by mx08-00178001.pphosted.com (8.16.0.42/8.16.0.42) with SMTP id xB4FBqIn030960; Wed, 4 Dec 2019 16:15:45 +0100 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=subject : to : cc : references : from : message-id : date : mime-version : in-reply-to : content-type : content-transfer-encoding; s=STMicroelectronics; bh=mi6sicS/6WmqRtJHRFBWFt0P7fH4La+GpgRzv4TMpAY=; b=QeS7NgnxeWH6y67qc90NxJ+EvWDr1Xf5L0eBiExsnYmb+sSqtL9d9+SfAkfNqGXWCwWF mjcdnK74mUSiW++ng/bMLVgi5x6LymSxphtsB2Kc8gMF4VFOpC+wWHdMypAWSxJxQcQx +zPICe6JBQ3BK/OyoLnI4XOO2gnpDoIdBh+G5foKYSeraKiEk0bULzhzCQKZ90qjkm73 +WMr8TxWv++JP/0D6VaUM9wjwdEDJ9oJVsexbRt/uWIYm4ENIkBU7LRU2z97o26PU9F3 r1FZSSQkrmeLI1+Oj3ye3q6GM/csjW4MxyV/cGSD0U2Kf37kySC3K3qpTgX5h8YlXDrv WQ== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx08-00178001.pphosted.com with ESMTP id 2wkg6knqqc-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 04 Dec 2019 16:15:45 +0100 Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id C5CFC10002A; Wed, 4 Dec 2019 16:15:44 +0100 (CET) Received: from Webmail-eu.st.com (sfhdag3node2.st.com [10.75.127.8]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 9398C2C144D; Wed, 4 Dec 2019 16:15:44 +0100 (CET) Received: from lmecxl0912.lme.st.com (10.75.127.44) by SFHDAG3NODE2.st.com (10.75.127.8) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Wed, 4 Dec 2019 16:15:43 +0100 Subject: Re: [PATCH v2 0/6] STM32 DT: Updates for SOC diversity To: Maxime Coquelin , , , CC: , , , , Manivannan Sadhasivam References: <20191129180602.28470-1-alexandre.torgue@st.com> From: Alexandre Torgue Message-ID: Date: Wed, 4 Dec 2019 16:15:43 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.9.0 MIME-Version: 1.0 In-Reply-To: <20191129180602.28470-1-alexandre.torgue@st.com> Content-Type: text/plain; charset="utf-8"; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [10.75.127.44] X-ClientProxiedBy: SFHDAG5NODE1.st.com (10.75.127.13) To SFHDAG3NODE2.st.com (10.75.127.8) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.95,18.0.572 definitions=2019-12-04_03:2019-12-04,2019-12-04 signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi On 11/29/19 7:05 PM, Alexandre Torgue wrote: > Changes since v1: > -According to Arnd comment, move chosen and aliases nodes to dts board file. > > > This series updates stm32mp device tree files in order to handle the STM32MP15 > part numbers diversity. STM32MP15 part numbers are built in this way: > > -STM32MP15X: X = [1, 3, 7] for IPs diversity: > -STM32MP151 = basic part > -STM32MP153 = STM32MP151 + a second CPU A7 + MCAN(x2) > -STM32MP157 = STM32MP153 + DSI + GPU > > -STMM32MP15xY: Y = [a, c] for security diversity: > -STM32MP15xA: basic part. > -STM32MP15xC: adds crypto IP. > > -STM32MP15xxZZ: ZZ = [aa, ab, ac, ad] for packages (IO) diversity: > -STM32MP15xxAA: TFBGA448 18x18 > -STM32MP15xxAB: LFBGA354 16x16 > -STM32MP15xxAC: TFBGA361 12x12 > -STM32MP15xxAD: TFBGA257 10x10 > > New device tree files are created and some existing are renamed to match with > this split. > > In this way it is easy to assemble (by inclusion) those files to match with the > SOC partnumber used on board, and then it's simpler for users to create their > own device tree board file using the correct SOC. > > For more details: > > See STM32MP151 [1], STM32MP153 [2], STM32MP157 [3] reference manuals: > [1] https://www.st.com/resource/en/reference_manual/dm00366349.pdf > [2] https://www.st.com/resource/en/reference_manual/dm00366355.pdf > [3] https://www.st.com/resource/en/reference_manual/dm00327659.pdf > > Product family: > https://www.st.com/en/microcontrollers-microprocessors/stm32-arm-cortex-mpus.html#products > > regards > Alex > > Alexandre Torgue (6): > ARM: dts: stm32: Adapt stm32mp157 pinctrl to manage STM32MP15xx SOCs > family > ARM: dts: stm32: Update stm32mp157 pinctrl files > ARM: dts: stm32: Introduce new STM32MP15 SOCs: STM32MP151 and > STM32MP153 > ARM: dts: stm32: Manage security diversity for STM32M15x SOCs > ARM: dts: stm32: Adapt STM32MP157 DK boards to stm32 DT diversity > ARM: dts: stm32: Adapt STM32MP157C ED1 board to STM32 DT diversity > Series applied on stm32-next. Regards Alex