Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp1337780ybl; Wed, 4 Dec 2019 23:00:27 -0800 (PST) X-Google-Smtp-Source: APXvYqyyJUtTjGAt3iHPTX2geYBVBcG2rXyhG+g4BKOs1+HbSJ8vexGcKhiU6Ke+2WjeaMdlMfCW X-Received: by 2002:a05:6808:98d:: with SMTP id a13mr6092008oic.7.1575529227861; Wed, 04 Dec 2019 23:00:27 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575529227; cv=none; d=google.com; s=arc-20160816; b=kRz0GzA1LOOzf47ycXM+mH5ovsAxWqEOE147wJJRhjWaeO/Q9Do7Nk4rRV7aKNQbsF 0jr5SKr7QzbiqYFASt/QuAHJvNEEiItodZVjJn3KC9iDt66M3Zihcqp2ZcRrPbjc6024 beZrnOPmjwd9VzavcTfe/4kpfBT1/TS0+6RR6d34kfAMcDXVMLuoaDtGlPNiWAH3XNY0 +hD6TlE94ReAq/Lo1zbi5jOABch9960rmp/StOC8UCgQ4kE+N7qz1LlO8CeketbI+cQw fJoLG21l9+fl+HEO7tw2hOSclB8zVhlFJQC+4qU027vN0MOeoXWm35VyGyfjdsdBhw9I Sbog== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ueZPp6LO7AwsgcUrcck9zS7JTw5R2EsDBcXIgwU8PY0=; b=0f9YOrhJVn5Ef8hamJFN0mC2dr0UXGBeo0TGBdLD5ScE8AWNR7CHaw4LUJcrtIN8PH KwrBxdY5I3ibqKsboTeutzESLdWZbOOa/rRJEFBF59nzP25wzRq0OHnMQY2sJN4IByEt 3vEGHfcbUBKxu7ZyVKzhCcoQoiqBMtSIEgEIKAUPTOVKuhX0cQKZt11gBqI0VOOuY5u5 UBv1POnXGmzvtcutvym7183EZtSZKc/F9T8lPYAWj2Z6FkGML1ucmLG1I7xqsVqar/AG S1zRQdNAbCLQYomCDV+FoLiyPpC7n/b/2W+nf2h9Y69mEUmhOeNUy4v3WgV3q9cKyIYl stig== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=S7oYTjyg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x3si4683256ote.17.2019.12.04.23.00.15; Wed, 04 Dec 2019 23:00:27 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=S7oYTjyg; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726269AbfLEG7j (ORCPT + 99 others); Thu, 5 Dec 2019 01:59:39 -0500 Received: from fllv0016.ext.ti.com ([198.47.19.142]:54192 "EHLO fllv0016.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726245AbfLEG7i (ORCPT ); Thu, 5 Dec 2019 01:59:38 -0500 Received: from fllv0035.itg.ti.com ([10.64.41.0]) by fllv0016.ext.ti.com (8.15.2/8.15.2) with ESMTP id xB56xHPA103789; Thu, 5 Dec 2019 00:59:17 -0600 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1575529157; bh=ueZPp6LO7AwsgcUrcck9zS7JTw5R2EsDBcXIgwU8PY0=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=S7oYTjygMD1D3vPeSlcENfaPR/lz4OcsaUMf+pBGhYuREqMCc0BvC9FoPDOKR04np 4FWmR52j9rMqI5Yfqg2C8nTQXltYebVMgKnZySX1J0Uc5uij7bL0MtdDCvomtvJh59 KzEbo+ZE4NgM8spNiuCOWy9ETar17mG5bvALo5+c= Received: from DFLE114.ent.ti.com (dfle114.ent.ti.com [10.64.6.35]) by fllv0035.itg.ti.com (8.15.2/8.15.2) with ESMTP id xB56xHnn075951; Thu, 5 Dec 2019 00:59:17 -0600 Received: from DFLE101.ent.ti.com (10.64.6.22) by DFLE114.ent.ti.com (10.64.6.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1847.3; Thu, 5 Dec 2019 00:59:16 -0600 Received: from fllv0040.itg.ti.com (10.64.41.20) by DFLE101.ent.ti.com (10.64.6.22) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1847.3 via Frontend Transport; Thu, 5 Dec 2019 00:59:16 -0600 Received: from a0132425.dhcp.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by fllv0040.itg.ti.com (8.15.2/8.15.2) with ESMTP id xB56xBT2097002; Thu, 5 Dec 2019 00:59:14 -0600 From: Vignesh Raghavendra To: Tudor Ambarus CC: Miquel Raynal , Richard Weinberger , Vignesh Raghavendra , Ashish Kumar , , , John Garry Subject: [PATCH 1/3] mtd: spi-nor: Split mt25qu512a (n25q512a) entry into two Date: Thu, 5 Dec 2019 12:29:33 +0530 Message-ID: <20191205065935.5727-2-vigneshr@ti.com> X-Mailer: git-send-email 2.24.0 In-Reply-To: <20191205065935.5727-1-vigneshr@ti.com> References: <20191205065935.5727-1-vigneshr@ti.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org mt25q family is different from n25q family of devices, even though manf ID and device IDs are same. mt25q flash has bit 6 set in 5th byte of READ ID response which can be used to distinguish it from n25q variant. mt25q flashes support stateless 4 Byte addressing opcodes where as n25q flashes don't. Therefore, have two separate entries for mt25qu512a and n25q512a. Fixes: 9607af6f857f ("mtd: spi-nor: Rename "n25q512a" to "mt25qu512a (n25q512a)"") Signed-off-by: Vignesh Raghavendra --- drivers/mtd/spi-nor/spi-nor.c | 9 +++++---- 1 file changed, 5 insertions(+), 4 deletions(-) diff --git a/drivers/mtd/spi-nor/spi-nor.c b/drivers/mtd/spi-nor/spi-nor.c index f4afe123e9dc..01efea022990 100644 --- a/drivers/mtd/spi-nor/spi-nor.c +++ b/drivers/mtd/spi-nor/spi-nor.c @@ -2459,15 +2459,16 @@ static const struct flash_info spi_nor_ids[] = { { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, { "n25q256ax1", INFO(0x20bb19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ) }, { "n25q512ax3", INFO(0x20ba20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) }, + { "mt25qu512a", INFO6(0x20bb20, 0x104400, 64 * 1024, 1024, + SECT_4K | USE_FSR | SPI_NOR_DUAL_READ | + SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, + { "n25q512a", INFO(0x20bb20, 0, 64 * 1024, 1024, SECT_4K | + SPI_NOR_QUAD_READ) }, { "n25q00", INFO(0x20ba21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, { "n25q00a", INFO(0x20bb21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, { "mt25ql02g", INFO(0x20ba22, 0, 64 * 1024, 4096, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, - { "mt25qu512a (n25q512a)", INFO(0x20bb20, 0, 64 * 1024, 1024, - SECT_4K | USE_FSR | SPI_NOR_DUAL_READ | - SPI_NOR_QUAD_READ | - SPI_NOR_4B_OPCODES) }, { "mt25qu02g", INFO(0x20bb22, 0, 64 * 1024, 4096, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, /* Micron */ -- 2.24.0