Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp1338087ybl; Wed, 4 Dec 2019 23:00:46 -0800 (PST) X-Google-Smtp-Source: APXvYqz12g0rrdoWGrHrVM3sgsczfgH1Jp8LW9wNHTZsiwFilRBhHrF4WKYhLdZu/gvNB+jJeDnO X-Received: by 2002:a05:6830:160c:: with SMTP id g12mr5408785otr.82.1575529246283; Wed, 04 Dec 2019 23:00:46 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575529246; cv=none; d=google.com; s=arc-20160816; b=kQO2cImt9tJi81kgL479i4xtmb0zamZYJsKsOsRDJ87hlDTEDtgofSe73LtDtm0CQe dO5rCkVnKjtRuZErl+u8JK9AZcgBoy+2OlfVY8GUAj/2L8NdMoZnrpTqwjQrQHRjGGGN 89OqtlcC5CR7iNDnPxBsebLvyaBFSURv3gEAXC0afib3ag0LNbjGbgdYejKRb8YkPlcW 9Wb2htIyoQMZSBl0Osmj4jqo3ANISYHh7GRwHjo3UbnfwOLj/eDQuU61OWvKkNWX8gFS 8d/oxi12Gs5oCV4sfW+bkONSoyDPSVIsEs2wTbdBtXmAppJDm2Aoa8+wzKEmHxDdXCTW gDvg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=Zs4wFI+xGXRtaEXRUxxfClobWeK4bRL925SuXwkMHLM=; b=Qvam0Enz1Ybyv+FFxFNYwLDuMqCEwM7ZcjZIXewDAsvu+l1OLcNubyl7+KaLu4RhTr Y0ZLaKzJP1vNp5mc/lmqXN2suGhrrT30YXoUuD3cpsXy+pQ9yFLwLDRlBo7Q6WfsUnKg afZpdMeXCFc01yThIfsPthMVN0uG9US8bPGk+5YDNbS6b3M0bedtTwugLr2xrevBtZss uHPUD4Nkz/7fi1aVQTvB/srHQXMF6fIVJ8nnyhmA+v243i6Cg6WKAI/oMxIYigAx3h62 bjTTPUDM/OCDOvy8+AYyAA1dkCLfBYeGsJDG4xO7Qipyqg5Y7ycibGEfApkOGWL3mBBX XwiQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=urWzQr5j; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a1si4670556otr.45.2019.12.04.23.00.34; Wed, 04 Dec 2019 23:00:46 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=urWzQr5j; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728449AbfLEG7p (ORCPT + 99 others); Thu, 5 Dec 2019 01:59:45 -0500 Received: from fllv0015.ext.ti.com ([198.47.19.141]:35004 "EHLO fllv0015.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725867AbfLEG7o (ORCPT ); Thu, 5 Dec 2019 01:59:44 -0500 Received: from fllv0034.itg.ti.com ([10.64.40.246]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id xB56xMUj127508; Thu, 5 Dec 2019 00:59:22 -0600 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1575529162; bh=Zs4wFI+xGXRtaEXRUxxfClobWeK4bRL925SuXwkMHLM=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=urWzQr5jAR7yw79LmRbkUJoGK8KQ1FyBUG0PxBy1d649CdqWBaIgq/hE5gigTCtNQ +6JhnzdUUYntGTKLjCOdTcSjtnzgZU3w1ZGj4XkXT2xvwx/yHQLzqQ4bvwm6u5KgQI kKt7EYwxXgYso21z1DHat6DBlA7hIauPRtTOZ2u4= Received: from DFLE109.ent.ti.com (dfle109.ent.ti.com [10.64.6.30]) by fllv0034.itg.ti.com (8.15.2/8.15.2) with ESMTPS id xB56xMLS126424 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Thu, 5 Dec 2019 00:59:22 -0600 Received: from DFLE104.ent.ti.com (10.64.6.25) by DFLE109.ent.ti.com (10.64.6.30) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1847.3; Thu, 5 Dec 2019 00:59:22 -0600 Received: from fllv0040.itg.ti.com (10.64.41.20) by DFLE104.ent.ti.com (10.64.6.25) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1847.3 via Frontend Transport; Thu, 5 Dec 2019 00:59:22 -0600 Received: from a0132425.dhcp.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by fllv0040.itg.ti.com (8.15.2/8.15.2) with ESMTP id xB56xBT4097002; Thu, 5 Dec 2019 00:59:20 -0600 From: Vignesh Raghavendra To: Tudor Ambarus CC: Miquel Raynal , Richard Weinberger , Vignesh Raghavendra , Ashish Kumar , , , John Garry Subject: [PATCH 3/3] mtd: spi-nor: Add USE_FSR flag for n25q* entries Date: Thu, 5 Dec 2019 12:29:35 +0530 Message-ID: <20191205065935.5727-4-vigneshr@ti.com> X-Mailer: git-send-email 2.24.0 In-Reply-To: <20191205065935.5727-1-vigneshr@ti.com> References: <20191205065935.5727-1-vigneshr@ti.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add USE_FSR flag to all variants of n25q entries that support Flag Status Register. Signed-off-by: Vignesh Raghavendra --- drivers/mtd/spi-nor/spi-nor.c | 15 ++++++++++----- 1 file changed, 10 insertions(+), 5 deletions(-) diff --git a/drivers/mtd/spi-nor/spi-nor.c b/drivers/mtd/spi-nor/spi-nor.c index a5cb647378f0..1082b6bb1393 100644 --- a/drivers/mtd/spi-nor/spi-nor.c +++ b/drivers/mtd/spi-nor/spi-nor.c @@ -2454,16 +2454,21 @@ static const struct flash_info spi_nor_ids[] = { { "n25q032a", INFO(0x20bb16, 0, 64 * 1024, 64, SPI_NOR_QUAD_READ) }, { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_QUAD_READ) }, { "n25q064a", INFO(0x20bb17, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_QUAD_READ) }, - { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_QUAD_READ) }, - { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_QUAD_READ) }, + { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256, SECT_4K | + USE_FSR | SPI_NOR_QUAD_READ) }, + { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256, SECT_4K | + USE_FSR | SPI_NOR_QUAD_READ) }, { "mt25ql256a", INFO6(0x20ba19, 0x104400, 64 * 1024, 512, SECT_4K | USE_FSR | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, - { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, + { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K | + USE_FSR | SPI_NOR_DUAL_READ | + SPI_NOR_QUAD_READ) }, { "mt25qu256a", INFO6(0x20bb19, 0x104400, 64 * 1024, 512, SECT_4K | USE_FSR | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, - { "n25q256ax1", INFO(0x20bb19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ) }, + { "n25q256ax1", INFO(0x20bb19, 0, 64 * 1024, 512, SECT_4K | + USE_FSR | SPI_NOR_QUAD_READ) }, { "mt25ql512a", INFO6(0x20ba20, 0x104400, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, @@ -2472,7 +2477,7 @@ static const struct flash_info spi_nor_ids[] = { SECT_4K | USE_FSR | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, { "n25q512a", INFO(0x20bb20, 0, 64 * 1024, 1024, SECT_4K | - SPI_NOR_QUAD_READ) }, + USE_FSR | SPI_NOR_QUAD_READ) }, { "n25q00", INFO(0x20ba21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, { "n25q00a", INFO(0x20bb21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, { "mt25ql02g", INFO(0x20ba22, 0, 64 * 1024, 4096, -- 2.24.0