Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp231383ybl; Thu, 5 Dec 2019 18:49:47 -0800 (PST) X-Google-Smtp-Source: APXvYqzIhBL0vxNMtBxOMLUI4PD27ITyaiK8mv4TbPNDgc3IZXOj3fa+B2L6G+Ng0rx1CzY3xtl1 X-Received: by 2002:a9d:6d06:: with SMTP id o6mr9487183otp.239.1575600586915; Thu, 05 Dec 2019 18:49:46 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575600586; cv=none; d=google.com; s=arc-20160816; b=nFDnVRW9LOJjYFBrZfl3KuLHnaIF44dGMHhsuDH45i71uLZCgdDwZCiLjkufQ8inJN ObQAqDSyReiruJMzwRU5asN90lUUHNCZRUKFOkVJ03sQDK5xpF92vVFMx4I8uR7coE8g u3ghfO2Wxezp0xDSoySNP7Pvvv3fA5oPnpiu9ci0kz4OzeZqbzU/5tdGTdvlpWZBJsYU k4U8rx8BPAe59q/vPHvuT8j7BXzdg1waujrd3dk7NiP4aVXv5C900xFUaFc6EMcbQkWM 2yoDivHdPg56QO/hn9yigUL1xa9Xtfi44de+o88TzvLWi21tfz0s8muy8u6Y2fBTpAJt tHhA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=63eFiSPz4MqupbpIiCdG57XX3PH0P9e9XUqT1iGtGIk=; b=VgYp5neRHxbM9/7lPJwvgD/HgU0WZJMrfpzX6MLGJU+QFZotW6+K30UQnMgwDZUUgK mLUx/Ljx4moxyNYP8i9uoOzmuwZbAq0lD5x77Ty8sSbCaKgZXFPbOAAXTa+lsC89KwzU yIxFbsPzOtqIr+Kr9ClLTBo8lxydmKX7WyvDwz+FE35pbj1wu2O9ZI7+X99M4wes32GI ntHZUJRI6nWFnriHhvnrvYKnU3jcAdv2Iz5585O6MBmdzSMWZRM5kXSPA9A1GxC0dyfh QeyJJOdcURXgXrUeq54PU+GsmVeapLFC4B+8zvKTINfHfvaKqavgF8LiFHx7YtIrlj5X wABw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=RZ86f6Pc; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t184si6117616oig.184.2019.12.05.18.49.34; Thu, 05 Dec 2019 18:49:46 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=RZ86f6Pc; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726689AbfLFCtG (ORCPT + 99 others); Thu, 5 Dec 2019 21:49:06 -0500 Received: from hqnvemgate24.nvidia.com ([216.228.121.143]:15954 "EHLO hqnvemgate24.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726599AbfLFCtF (ORCPT ); Thu, 5 Dec 2019 21:49:05 -0500 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate24.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Thu, 05 Dec 2019 18:48:48 -0800 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Thu, 05 Dec 2019 18:49:04 -0800 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Thu, 05 Dec 2019 18:49:04 -0800 Received: from HQMAIL111.nvidia.com (172.20.187.18) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Fri, 6 Dec 2019 02:49:03 +0000 Received: from rnnvemgw01.nvidia.com (10.128.109.123) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Fri, 6 Dec 2019 02:49:03 +0000 Received: from skomatineni-linux.nvidia.com (Not Verified[10.2.163.171]) by rnnvemgw01.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Thu, 05 Dec 2019 18:49:03 -0800 From: Sowjanya Komatineni To: , , , , , , , , , CC: , , , , , , , , , , , , , , , , , , , , , , , Subject: [PATCH v3 04/15] dt-bindings: soc: tegra-pmc: Add id for Tegra PMC blink control Date: Thu, 5 Dec 2019 18:48:44 -0800 Message-ID: <1575600535-26877-5-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1575600535-26877-1-git-send-email-skomatineni@nvidia.com> References: <1575600535-26877-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1575600528; bh=63eFiSPz4MqupbpIiCdG57XX3PH0P9e9XUqT1iGtGIk=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=RZ86f6Pcz2o8OxuW6Ta0VXgzvDiuN9OOtLf7ayKm3fd44XcKmIbuwLIRR+4mwx2Mo uYxJ2xZeUYaIQQrQ+07MgTiyNiq7iFOLgbISI011gHGwZVZ+NT2CX85Jf1JRICZUgq 6EORgYudLtHyQ4LdAkpAq7pBhtAXHYLTB8J2/b8mgsfGC97gSYs2/8YHCbwrNpnWfE ggFbGvizvbE33J91+1ugKAwewrArnNLDbsL1ynuUAxnEKC96EagTiRm6PZb6jpscHF RUgC30UIApQ1DtQZuKGMvUDENIW5rY7dql1/YVU5sBjBYUnm7w38E1sVgSrS6iFK4Y eEr9PoP57iLPg== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Tegra PMC has a blinking control to output 32 KHz clock to blink pin. This patch adds id for this blink control to use for enabling or disabling the blink output through devicetree. Signed-off-by: Sowjanya Komatineni --- include/dt-bindings/soc/tegra-pmc.h | 3 ++- 1 file changed, 2 insertions(+), 1 deletion(-) diff --git a/include/dt-bindings/soc/tegra-pmc.h b/include/dt-bindings/soc/tegra-pmc.h index 705ee8083070..6fe28516017e 100644 --- a/include/dt-bindings/soc/tegra-pmc.h +++ b/include/dt-bindings/soc/tegra-pmc.h @@ -12,7 +12,8 @@ #define TEGRA_PMC_CLK_OUT_2 3 #define TEGRA_PMC_CLK_OUT_3_MUX 4 #define TEGRA_PMC_CLK_OUT_3 5 +#define TEGRA_PMC_CLK_BLINK 6 -#define TEGRA_PMC_CLK_MAX 6 +#define TEGRA_PMC_CLK_MAX 7 #endif /* _DT_BINDINGS_SOC_TEGRA_PMC_H */ -- 2.7.4