Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp441511ybl; Fri, 6 Dec 2019 00:01:16 -0800 (PST) X-Google-Smtp-Source: APXvYqw6g+juUXkse4bPfH/xoeqwdJHrxMSM5gZoOgJ/8df/U+M1Q1vsZU3MeuZZoK//zo39h+Pg X-Received: by 2002:a9d:7593:: with SMTP id s19mr9487977otk.219.1575619276458; Fri, 06 Dec 2019 00:01:16 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575619276; cv=none; d=google.com; s=arc-20160816; b=boM6uHYVnEw1VapoZFiJIXLfAqdHawAwm6MINI9pKVi4+3TWpiMDUZSxrcHOP29GOP oqcxXdpX8pHHS9EiuXknjWotXN669dyW2Q7EkHn7hCiptaWz4UcqJclmNJhQoz4CSpxf bLApZ60ja9R6TxncKD2JRCiTBQ2rO08R8UXdVE0IW/tS94u6Po8OjZrVYIRFo5jZPBAU bo6hnliFJye1PCLITZ0HzzjjnxpOefdH+9DdHujp5HGXGUPF+4oreUmn+2ND0pNVh0tc ApiBiZi+rFqgbCiqAk8zMrrLxbZx+d5u5lDmflzuvyr5z+IRUX2i/kc9JTSI350bHEkK hMlA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=REv4pDOSS2M6iQ06Il2/Cit/qIbg9ocsyoKmtdh+fiU=; b=T/N3rzicSfGXetCQAqMn+/NoAStm17N2UzI568eSU6E4UPmDcenNyFX3Loo1v3RBtr CnwMEjBZbFnm4UrXfa9pCJJr7CSGbDN27KBG8mbAqBnKivu1Rzk1bHIiRJ+jacqrBzbI B0lUesHX+AIbufHikFk0oNgyOVbi3YEj16zlqV2TL8q+TYnO6hkt+Dv/ubAVLDZK0UUI 1bWo3a4SNSDg1YinLll2O/R2GxxXKEG0fJaes4+JowTHdIbbTXm66CMdNxpcQ+K8Ztnb X3uxAgq1b+An86f6niKWN1T7LP0lEakEwhtXjV1lmwstSZ0UAAidSJxMuPjB//yX4ESW K4WQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z194si6672762oia.50.2019.12.06.00.01.03; Fri, 06 Dec 2019 00:01:16 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726607AbfLFHlL (ORCPT + 99 others); Fri, 6 Dec 2019 02:41:11 -0500 Received: from mail-sz.amlogic.com ([211.162.65.117]:26913 "EHLO mail-sz.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726483AbfLFHlK (ORCPT ); Fri, 6 Dec 2019 02:41:10 -0500 Received: from droid15-sz.amlogic.com (10.28.8.25) by mail-sz.amlogic.com (10.28.11.5) with Microsoft SMTP Server id 15.1.1591.10; Fri, 6 Dec 2019 15:41:36 +0800 From: Jian Hu To: Jerome Brunet , Neil Armstrong CC: Jian Hu , Kevin Hilman , Rob Herring , Martin Blumenstingl , Michael Turquette , Stephen Boyd , Qiufang Dai , Jianxin Pan , Victor Wan , Chandle Zou , , , , , Subject: [PATCH v4 1/6] dt-bindings: clock: meson: add A1 PLL clock controller bindings Date: Fri, 6 Dec 2019 15:40:47 +0800 Message-ID: <20191206074052.15557-2-jian.hu@amlogic.com> X-Mailer: git-send-email 2.24.0 In-Reply-To: <20191206074052.15557-1-jian.hu@amlogic.com> References: <20191206074052.15557-1-jian.hu@amlogic.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-Originating-IP: [10.28.8.25] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the documentation to support Amlogic A1 PLL clock driver, and add A1 PLL clock controller bindings. Signed-off-by: Jian Hu --- .../bindings/clock/amlogic,a1-pll-clkc.yaml | 59 +++++++++++++++++++ include/dt-bindings/clock/a1-pll-clkc.h | 16 +++++ 2 files changed, 75 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml create mode 100644 include/dt-bindings/clock/a1-pll-clkc.h diff --git a/Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml b/Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml new file mode 100644 index 000000000000..7feeef5abf1b --- /dev/null +++ b/Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml @@ -0,0 +1,59 @@ +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ +/* + * Copyright (c) 2019 Amlogic, Inc. All rights reserved. + */ +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/clock/amlogic,a1-pll-clkc.yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: Amlogic Meson A/C serials PLL Clock Control Unit Device Tree Bindings + +maintainers: + - Neil Armstrong + - Jerome Brunet + - Jian Hu + +properties: + compatible: + - enum: + - amlogic,a1-pll-clkc + "#clock-cells": + const: 1 + + reg: + maxItems: 1 + +clocks: + minItems: 2 + maxItems: 2 + items: + - description: Input xtal_fixpll + - description: Input xtal_hifipll + +clock-names: + minItems: 2 + maxItems: 2 + items: + - const: xtal_fixpll + - const: xtal_hifipll + +required: + - compatible + - "#clock-cells" + - reg + - clocks + - clock-names + +additionalProperties: false + +examples: + - | + clkc_pll: pll-clock-controller@7c80 { + compatible = "amlogic,a1-pll-clkc"; + reg = <0 0x7c80 0 0x18c>; + #clock-cells = <1>; + clocks = <&clkc_periphs CLKID_XTAL_FIXPLL>, + <&clkc_periphs CLKID_XTAL_HIFIPLL>; + clock-names = "xtal_fixpll", "xtal_hifipll"; + }; diff --git a/include/dt-bindings/clock/a1-pll-clkc.h b/include/dt-bindings/clock/a1-pll-clkc.h new file mode 100644 index 000000000000..58eae237e503 --- /dev/null +++ b/include/dt-bindings/clock/a1-pll-clkc.h @@ -0,0 +1,16 @@ +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ +/* + * Copyright (c) 2019 Amlogic, Inc. All rights reserved. + */ + +#ifndef __A1_PLL_CLKC_H +#define __A1_PLL_CLKC_H + +#define CLKID_FIXED_PLL 1 +#define CLKID_FCLK_DIV2 6 +#define CLKID_FCLK_DIV3 7 +#define CLKID_FCLK_DIV5 8 +#define CLKID_FCLK_DIV7 9 +#define CLKID_HIFI_PLL 10 + +#endif /* __A1_PLL_CLKC_H */ -- 2.24.0