Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp4761428ybl; Mon, 9 Dec 2019 16:25:32 -0800 (PST) X-Google-Smtp-Source: APXvYqxyUZ3GtzFv4j0UydJxmSE2/aX4yx2AQ/1qNKphvFoZyhuA2Dtlox9FgTZVXNcZfXhwsfO8 X-Received: by 2002:a9d:d6a:: with SMTP id 97mr23045708oti.44.1575937532319; Mon, 09 Dec 2019 16:25:32 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575937532; cv=none; d=google.com; s=arc-20160816; b=yQsx/WcdBclEL4kQtfxrKbycUktSj4YfVUDw57M4LIYB4T4ZAw3iBaf88APExGedCm z3DYLMY8nwyyaKlf09PnHbXyHpQ+OVd9Xgj3065ztcY/sFuh7qUTWkifLqY0qxDzlQge cP/6StcD8So+96ARsThktAAAbgV/PiwduBBs1hS7b2g0dytfRQaGeGvNldIBdW6t1SBK eB+daR7YLThipdwM5MwGuWMKHAN3A45ByEy3vKmduvpq3jSpR7fvzJI87PL6GdPJKmKL uTxusa0cpgxwjju1xPZRAEXB1W5hqYrfk3xq0vr+dy/Dsn5Q0TZlJIHKHSkslwV99+uy ihJQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:subject:content-transfer-encoding :mime-version:references:in-reply-to:message-id:date:cc:to:from; bh=pgfiw0ba7xAqXJaTgYVIf63HdifG/IvtmYPz4F98/dk=; b=L8ixJKF3wpGxMprMC6ecSLx2Q7XiyvfkfEd+/928ayL01/aO2rCgLtyBz0/9KnADV4 /cdyJd+OrkEekdxBQUAM+kAOxpo+3d8VJwyrlBgzXcJpIbAttCz8Yme9U6KOE1T9bAkM 2vSeerjU+tge+1srmc0uhlF5LKbsxHqgDpcu+V69iURHvcrGPATXnCyNEhYnuQu484Cu 2qkdLsyzxXz5t3MdcD2InYIKo1ytBrnejIbOe9AjTeyz1W2fMhIC0nfWchJ0n2L0VGY8 QbGgtH4lYVe5Od46h1fJoH2DYHGzbh7D0Y0dRW1bb5sxFpPJ8ugrTAwoyktBxJGyhDLf e5vQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u4si937471oig.200.2019.12.09.16.25.20; Mon, 09 Dec 2019 16:25:32 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727559AbfLJAYt (ORCPT + 99 others); Mon, 9 Dec 2019 19:24:49 -0500 Received: from ale.deltatee.com ([207.54.116.67]:38066 "EHLO ale.deltatee.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727487AbfLJAYr (ORCPT ); Mon, 9 Dec 2019 19:24:47 -0500 Received: from cgy1-donard.priv.deltatee.com ([172.16.1.31]) by ale.deltatee.com with esmtps (TLS1.3:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1ieTKS-0002Cw-6g; Mon, 09 Dec 2019 17:24:45 -0700 Received: from gunthorp by cgy1-donard.priv.deltatee.com with local (Exim 4.92) (envelope-from ) id 1ieTKR-0000lp-9G; Mon, 09 Dec 2019 17:24:39 -0700 From: Logan Gunthorpe To: linux-kernel@vger.kernel.org, dmaengine@vger.kernel.org, Vinod Koul Cc: Dan Williams , Kit Chow , Logan Gunthorpe Date: Mon, 9 Dec 2019 17:24:35 -0700 Message-Id: <20191210002437.2907-4-logang@deltatee.com> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20191210002437.2907-1-logang@deltatee.com> References: <20191210002437.2907-1-logang@deltatee.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-SA-Exim-Connect-IP: 172.16.1.31 X-SA-Exim-Rcpt-To: linux-kernel@vger.kernel.org, dmaengine@vger.kernel.org, vkoul@kernel.org, dan.j.williams@intel.com, kchow@gigaio.com, logang@deltatee.com X-SA-Exim-Mail-From: gunthorp@deltatee.com X-Spam-Checker-Version: SpamAssassin 3.4.2 (2018-09-13) on ale.deltatee.com X-Spam-Level: X-Spam-Status: No, score=-8.5 required=5.0 tests=ALL_TRUSTED,BAYES_00, GREYLIST_ISWHITE,MYRULES_FREE,MYRULES_NO_TEXT autolearn=ham autolearn_force=no version=3.4.2 Subject: [PATCH v2 3/5] dmaengine: plx-dma: Introduce PLX DMA engine PCI driver skeleton X-SA-Exim-Version: 4.2.1 (built Wed, 08 May 2019 21:11:16 +0000) X-SA-Exim-Scanned: Yes (on ale.deltatee.com) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Some PLX Switches can expose DMA engines via extra PCI functions on the upstream port. Each function will have one DMA channel. This patch is just the core PCI driver skeleton and dma engine registration. Signed-off-by: Logan Gunthorpe --- MAINTAINERS | 5 ++ drivers/dma/Kconfig | 9 ++ drivers/dma/Makefile | 1 + drivers/dma/plx_dma.c | 197 ++++++++++++++++++++++++++++++++++++++++++ 4 files changed, 212 insertions(+) create mode 100644 drivers/dma/plx_dma.c diff --git a/MAINTAINERS b/MAINTAINERS index bd5847e802de..76713226f256 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -13139,6 +13139,11 @@ S: Maintained F: drivers/iio/chemical/pms7003.c F: Documentation/devicetree/bindings/iio/chemical/plantower,pms7003.yaml +PLX DMA DRIVER +M: Logan Gunthorpe +S: Maintained +F: drivers/dma/plx_dma.c + PMBUS HARDWARE MONITORING DRIVERS M: Guenter Roeck L: linux-hwmon@vger.kernel.org diff --git a/drivers/dma/Kconfig b/drivers/dma/Kconfig index 6fa1eba9d477..312a6cc36c78 100644 --- a/drivers/dma/Kconfig +++ b/drivers/dma/Kconfig @@ -497,6 +497,15 @@ config PXA_DMA 16 to 32 channels for peripheral to memory or memory to memory transfers. +config PLX_DMA + tristate "PLX ExpressLane PEX Switch DMA Engine Support" + depends on PCI + select DMA_ENGINE + help + Some PLX ExpressLane PCI Switches support additional DMA engines. + These are exposed via extra functions on the switch's + upstream port. Each function exposes one DMA channel. + config SIRF_DMA tristate "CSR SiRFprimaII/SiRFmarco DMA support" depends on ARCH_SIRF diff --git a/drivers/dma/Makefile b/drivers/dma/Makefile index 42d7e2fc64fa..a150d1d792fd 100644 --- a/drivers/dma/Makefile +++ b/drivers/dma/Makefile @@ -59,6 +59,7 @@ obj-$(CONFIG_NBPFAXI_DMA) += nbpfaxi.o obj-$(CONFIG_OWL_DMA) += owl-dma.o obj-$(CONFIG_PCH_DMA) += pch_dma.o obj-$(CONFIG_PL330_DMA) += pl330.o +obj-$(CONFIG_PLX_DMA) += plx_dma.o obj-$(CONFIG_PPC_BESTCOMM) += bestcomm/ obj-$(CONFIG_PXA_DMA) += pxa_dma.o obj-$(CONFIG_RENESAS_DMA) += sh/ diff --git a/drivers/dma/plx_dma.c b/drivers/dma/plx_dma.c new file mode 100644 index 000000000000..54e13cb92d51 --- /dev/null +++ b/drivers/dma/plx_dma.c @@ -0,0 +1,197 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Microsemi Switchtec(tm) PCIe Management Driver + * Copyright (c) 2019, Logan Gunthorpe + * Copyright (c) 2019, GigaIO Networks, Inc + */ + +#include "dmaengine.h" + +#include +#include +#include +#include +#include + +MODULE_DESCRIPTION("PLX ExpressLane PEX PCI Switch DMA Engine"); +MODULE_VERSION("0.1"); +MODULE_LICENSE("GPL"); +MODULE_AUTHOR("Logan Gunthorpe"); + +struct plx_dma_dev { + struct dma_device dma_dev; + struct dma_chan dma_chan; + void __iomem *bar; + + struct kref ref; + struct work_struct release_work; +}; + +static struct plx_dma_dev *chan_to_plx_dma_dev(struct dma_chan *c) +{ + return container_of(c, struct plx_dma_dev, dma_chan); +} + +static void plx_dma_release_work(struct work_struct *work) +{ + struct plx_dma_dev *plxdev = container_of(work, struct plx_dma_dev, + release_work); + + dma_async_device_unregister(&plxdev->dma_dev); + put_device(plxdev->dma_dev.dev); + kfree(plxdev); +} + +static void plx_dma_release(struct kref *ref) +{ + struct plx_dma_dev *plxdev = container_of(ref, struct plx_dma_dev, ref); + + /* + * The dmaengine reference counting and locking is a bit of a + * mess so we have to work around it a bit here. We might put + * the reference while the dmaengine holds the dma_list_mutex + * which means we can't call dma_async_device_unregister() directly + * here and it must be delayed. + */ + schedule_work(&plxdev->release_work); +} + +static void plx_dma_put(struct plx_dma_dev *plxdev) +{ + kref_put(&plxdev->ref, plx_dma_release); +} + +static int plx_dma_alloc_chan_resources(struct dma_chan *chan) +{ + struct plx_dma_dev *plxdev = chan_to_plx_dma_dev(chan); + + kref_get(&plxdev->ref); + + return 0; +} + +static void plx_dma_free_chan_resources(struct dma_chan *chan) +{ + struct plx_dma_dev *plxdev = chan_to_plx_dma_dev(chan); + + plx_dma_put(plxdev); +} + +static int plx_dma_create(struct pci_dev *pdev) +{ + struct plx_dma_dev *plxdev; + struct dma_device *dma; + struct dma_chan *chan; + int rc; + + plxdev = kzalloc(sizeof(*plxdev), GFP_KERNEL); + if (!plxdev) + return -ENOMEM; + + kref_init(&plxdev->ref); + INIT_WORK(&plxdev->release_work, plx_dma_release_work); + + plxdev->bar = pcim_iomap_table(pdev)[0]; + + dma = &plxdev->dma_dev; + dma->chancnt = 1; + INIT_LIST_HEAD(&dma->channels); + dma->copy_align = DMAENGINE_ALIGN_1_BYTE; + dma->dev = get_device(&pdev->dev); + + dma->device_alloc_chan_resources = plx_dma_alloc_chan_resources; + dma->device_free_chan_resources = plx_dma_free_chan_resources; + + chan = &plxdev->dma_chan; + chan->device = dma; + dma_cookie_init(chan); + list_add_tail(&chan->device_node, &dma->channels); + + rc = dma_async_device_register(dma); + if (rc) { + pci_err(pdev, "Failed to register dma device: %d\n", rc); + free_irq(pci_irq_vector(pdev, 0), plxdev); + return rc; + } + + pci_set_drvdata(pdev, plxdev); + + return 0; +} + +static int plx_dma_probe(struct pci_dev *pdev, + const struct pci_device_id *id) +{ + int rc; + + rc = pcim_enable_device(pdev); + if (rc) + return rc; + + rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(48)); + if (rc) + rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); + if (rc) + return rc; + + rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(48)); + if (rc) + rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); + if (rc) + return rc; + + rc = pcim_iomap_regions(pdev, 1, KBUILD_MODNAME); + if (rc) + return rc; + + rc = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES); + if (rc <= 0) + return rc; + + pci_set_master(pdev); + + rc = plx_dma_create(pdev); + if (rc) + goto err_free_irq_vectors; + + pci_info(pdev, "PLX DMA Channel Registered\n"); + + return 0; + +err_free_irq_vectors: + pci_free_irq_vectors(pdev); + return rc; +} + +static void plx_dma_remove(struct pci_dev *pdev) +{ + struct plx_dma_dev *plxdev = pci_get_drvdata(pdev); + + free_irq(pci_irq_vector(pdev, 0), plxdev); + + plxdev->bar = NULL; + plx_dma_put(plxdev); + + pci_free_irq_vectors(pdev); +} + +static const struct pci_device_id plx_dma_pci_tbl[] = { + { + .vendor = PCI_VENDOR_ID_PLX, + .device = 0x87D0, + .subvendor = PCI_ANY_ID, + .subdevice = PCI_ANY_ID, + .class = PCI_CLASS_SYSTEM_OTHER << 8, + .class_mask = 0xFFFFFFFF, + }, + {0} +}; +MODULE_DEVICE_TABLE(pci, plx_dma_pci_tbl); + +static struct pci_driver plx_dma_pci_driver = { + .name = KBUILD_MODNAME, + .id_table = plx_dma_pci_tbl, + .probe = plx_dma_probe, + .remove = plx_dma_remove, +}; +module_pci_driver(plx_dma_pci_driver); -- 2.20.1