Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp4878787ybl; Mon, 9 Dec 2019 18:55:06 -0800 (PST) X-Google-Smtp-Source: APXvYqxZlIOy3OGC9UOjcNYxl/q8v2rR1J1OemNBNX9DlaaUbZ8bTMUJ4564H8PYn7P1XSiCnDnX X-Received: by 2002:a9d:6e88:: with SMTP id a8mr25088213otr.79.1575946506652; Mon, 09 Dec 2019 18:55:06 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575946506; cv=none; d=google.com; s=arc-20160816; b=ve8MaN81G8/0Iz6fFmokHy/O/B0lYvxlHnPiTavbMGnplKo5ArHfJ4T9vzqih2uerO 1YPsSFVi8JfY7ALMs//iQ0VRR3vSGPo4TPckgp9QoS1058pO3j9YF2/vt/jNijzkBJwi OS52PlzH9YVL8LK8+wwXLx6OEQ7ZBWss6BqtcjyYhh+X/zsJBsWOZtjGURogCQcqQo7a zIxcx1v1GP8vIALMBYboZkuQUpNNEsiyjkX7y3pt+nSwD9oawg6sXPFekRLHE+cAN5As wFqghZiqU4s1uE5DxCNFTL2g1oUQpSdfv3ZuB6JogbzehjbOW5mgmQixa43IbBZlEOEL 0neA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=EQ9kRfa+l/LcDgUHAzc/+j3hn4DIQySVnDMw6RUovMI=; b=kBwMi/UaJw4TWMmN1cOs9idFNe6j/dwxQbPG6u1VU5EkqWXPMi6hfNVqF3pk9oBr+Y H+XmgzBx1KL4eE0qTX4P6CL5OOedInvQijpgVfWxhwb1dfL7QGdupctjbalUubiEPNWu wfzgSd3FmyR5/E4WeJqesKWMvs43f+LvNQH01P5pJVKIVZGVvfthbYibIupwn8lIg2o0 ypyeFExOkc07owCajoslBTnNl72m46WDCXGDqsoEVagWC+NhSZlfjdHWzwkwhECXWD99 fcptuUMet1cvJaGfsTs4VTxF2S8XPtoW8/lYNT/1vOnECLuP9CIpAQhEtsfk6mVHCD37 T21A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q125si192131oib.208.2019.12.09.18.54.54; Mon, 09 Dec 2019 18:55:06 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726883AbfLJCxN (ORCPT + 99 others); Mon, 9 Dec 2019 21:53:13 -0500 Received: from mga11.intel.com ([192.55.52.93]:30424 "EHLO mga11.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726602AbfLJCxM (ORCPT ); Mon, 9 Dec 2019 21:53:12 -0500 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga008.jf.intel.com ([10.7.209.65]) by fmsmga102.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 09 Dec 2019 18:53:12 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.69,297,1571727600"; d="scan'208";a="207122287" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by orsmga008.jf.intel.com with ESMTP; 09 Dec 2019 18:53:09 -0800 From: "Ramuthevar,Vadivel MuruganX" To: linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, kishon@ti.com Cc: andriy.shevchenko@intel.com, cheol.yong.kim@intel.com, qi-ming.wu@intel.com, peter.harliman.liem@intel.com, Ramuthevar Vadivel Murugan , Ramuthevar@vger.kernel.org Subject: [PATCH v7 1/2] dt-bindings: phy: intel-emmc-phy: Add YAML schema for LGM eMMC PHY Date: Tue, 10 Dec 2019 10:53:00 +0800 Message-Id: <20191210025301.29551-2-vadivel.muruganx.ramuthevar@linux.intel.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20191210025301.29551-1-vadivel.muruganx.ramuthevar@linux.intel.com> References: <20191210025301.29551-1-vadivel.muruganx.ramuthevar@linux.intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ramuthevar Vadivel Murugan Add a YAML schema to use the host controller driver with the eMMC PHY on Intel's Lightning Mountain SoC. Signed-off-by: Ramuthevar Vadivel Murugan --- Signed-off-by: Ramuthevar,Vadivel MuruganX --- .../bindings/phy/intel,lgm-emmc-phy.yaml | 62 ++++++++++++++++++++++ 1 file changed, 62 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/intel,lgm-emmc-phy.yaml diff --git a/Documentation/devicetree/bindings/phy/intel,lgm-emmc-phy.yaml b/Documentation/devicetree/bindings/phy/intel,lgm-emmc-phy.yaml new file mode 100644 index 000000000000..aed11258d96d --- /dev/null +++ b/Documentation/devicetree/bindings/phy/intel,lgm-emmc-phy.yaml @@ -0,0 +1,62 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/phy/intel,lgm-emmc-phy.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Intel Lightning Mountain(LGM) eMMC PHY Device Tree Bindings + +maintainers: + - Ramuthevar Vadivel Murugan + +description: |+ + Bindings for eMMC PHY on Intel's Lightning Mountain SoC, syscon + node is used to reference the base address of eMMC phy registers. + + The eMMC PHY node should be the child of a syscon node with the + required property: + + - compatible: Should be one of the following: + "intel,lgm-syscon", "syscon" + - reg: + maxItems: 1 + +properties: + compatible: + contains: + const: intel,lgm-emmc-phy + + "#phy-cells": + const: 0 + + reg: + maxItems: 1 + + clocks: + maxItems: 1 + + clock-names: + maxItems: 1 + +required: + - "#phy-cells" + - compatible + - reg + - clocks + - clock-names + +examples: + - | + sysconf: chiptop@e0200000 { + compatible = "intel,lgm-syscon", "syscon"; + reg = <0xe0200000 0x100>; + + emmc-phy: emmc-phy@a8 { + compatible = "intel,lgm-emmc-phy"; + reg = <0x00a8 0x10>; + clocks = <&emmc>; + clock-names = "emmcclk"; + #phy-cells = <0>; + }; + }; +... -- 2.11.0