Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp560958ybl; Fri, 13 Dec 2019 00:35:52 -0800 (PST) X-Google-Smtp-Source: APXvYqwQj+Hqcf52jo/1mVIaWi1zhMjaukbnE9VQAqkVT8FcasEk7vqoFhj+xVoi2WUc9BOxmgpF X-Received: by 2002:a05:6830:2306:: with SMTP id u6mr14090282ote.78.1576226152415; Fri, 13 Dec 2019 00:35:52 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1576226152; cv=none; d=google.com; s=arc-20160816; b=ro38gMEbDmnGU5QESUhy2GnewGd6ssiBltTyytb5QILNbDObunMZU0aknKuBdaCJd5 l8ubcOY4Cs+SSooKh6c0sCDva81Ro2Uc9KoeFw/gSGAOQU61iSlcegEibCcSG4lb06Rb HcdfLTzOj6rxFUpTPsSJOLFmNgT823aFA3ZaEewqczoW4oj/9zgTv/94mwAJ7hXIlYFp E/xLD9kFe33/bLEayfSvHKpjURpVqxufjAaNuE/WpUB1v2M40IZ8TIkzNFQFDX2839Ph UsfGkD2QXo6CwzX6UFzKn4lqKXv1IAVE9pAVHLao2ohWU4oudNLm4Pdjld472eYbWZwZ aqhg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=QgauYWSCa3lH9vxmZHMDiJXKrbcuVJ9hYnyS9H+Ci6I=; b=jvQWtZW2Ph4jKcw4+pv8k9ZEAIdbpTx0hdIh+PpwXTSDCVRmaFJOHIIK7no0PuunY6 cphhXb4maX+7P6NSIoA3knRAWhlFKnQzPBeGddsUWMhac325DLNIDBzLjUdK5kxshWjZ xI5Y0KPdBTiRZJwMt26ahb+QED+zgnstx6m7ORRj1ZSJu3I8QSVBbEb+KHv3rNNeeZgD HcBS7+Nu6qet0BOfEgurUaLzQKATp3BKrsIywcTAphvicntd9FE/lwoFgCZGmRCA17Sq FCNwa26XmZ3GfXLOXYE5vkxhE8rFfWBYXpfpK1VVdH5fvZapJpV7M4f4UAudOhc4w5DV Y6gg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f23si4747635oto.205.2019.12.13.00.35.40; Fri, 13 Dec 2019 00:35:52 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726613AbfLMIe6 (ORCPT + 99 others); Fri, 13 Dec 2019 03:34:58 -0500 Received: from inva021.nxp.com ([92.121.34.21]:34782 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725945AbfLMIe6 (ORCPT ); Fri, 13 Dec 2019 03:34:58 -0500 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 0429A2007E7; Fri, 13 Dec 2019 09:34:56 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 7BDAC200342; Fri, 13 Dec 2019 09:34:51 +0100 (CET) Received: from localhost.localdomain (mega.ap.freescale.net [10.192.208.232]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 4A465402EE; Fri, 13 Dec 2019 16:34:45 +0800 (SGT) From: Wen He To: Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Michael Walle , Li Yang , devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Wen He Subject: [v12 1/2] dt/bindings: clk: Add YAML schemas for LS1028A Display Clock bindings Date: Fri, 13 Dec 2019 16:34:01 +0800 Message-Id: <20191213083402.35678-1-wen.he_1@nxp.com> X-Mailer: git-send-email 2.17.1 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LS1028A has a clock domain PXLCLK0 used for provide pixel clocks to Display output interface. Add a YAML schema for this. Signed-off-by: Wen He Signed-off-by: Michael Walle Reviewed-by: Rob Herring --- .../devicetree/bindings/clock/fsl,plldig.yaml | 54 +++++++++++++++++++ 1 file changed, 54 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/fsl,plldig.yaml diff --git a/Documentation/devicetree/bindings/clock/fsl,plldig.yaml b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml new file mode 100644 index 000000000000..ad37d3273229 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml @@ -0,0 +1,54 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/bindings/clock/fsl,plldig.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP QorIQ Layerscape LS1028A Display PIXEL Clock Binding + +maintainers: + - Wen He + +description: | + NXP LS1028A has a clock domain PXLCLK0 used for the Display output + interface in the display core, as implemented in TSMC CLN28HPM PLL. + which generate and offers pixel clocks to Display. + +properties: + compatible: + const: fsl,ls1028a-plldig + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + + fsl,vco-hz: + description: Optional for VCO frequency of the PLL in Hertz. + The VCO frequency of this PLL cannot be changed during runtime + only at startup. Therefore, the output frequencies are very + limited and might not even closely match the requested frequency. + To work around this restriction the user may specify its own + desired VCO frequency for the PLL. + minimum: 650000000 + maximum: 1300000000 + default: 1188000000 + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +examples: + # Display PIXEL Clock node: + - | + dpclk: clock-display@f1f0000 { + compatible = "fsl,ls1028a-plldig"; + reg = <0x0 0xf1f0000 0x0 0xffff>; + #clock-cells = <0>; + clocks = <&osc_27m>; + }; + +... -- 2.17.1