Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp608178ybl; Fri, 13 Dec 2019 01:36:03 -0800 (PST) X-Google-Smtp-Source: APXvYqzd1Z+De6CcwDPOY2TeLXtM3YezxXnQ1QqOXV31eQTJ4kZ2EiOosk52OCaR5eJBloaqsdt9 X-Received: by 2002:a05:6830:1b6d:: with SMTP id d13mr13822873ote.258.1576229763848; Fri, 13 Dec 2019 01:36:03 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1576229763; cv=none; d=google.com; s=arc-20160816; b=FESe36kzgMl/eSanHvhaQKI4C1TlInizxtOHogX5fvY8pgazMnmfMfuK0F2VCPpGda sYvQ+Uw1XEJhAe8Ci4kQtUS3Eg++fmBcJoTH1ysVz7VWlAiv0cHOKBPjjGe5OiOvu2Ih oNLihS6tJsGXd9Jq6larEliZMWu8avJQX/F4+YqezExkzTtmcL1DT441FBUzn7Mu0wpk VmnPJLgDsgiAVuh4RLdkB0ECQCX8EzijIStgdIH4Y4I49Qi9FChJsvdS+ex6TkfsNeKm AxEe54FfOZeOdRlI/K33vfNGezmRk8HUYgRce9CK2zFE3JoPzV40K94svoSRlu3bE02B Yfiw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject; bh=qx7F3012BipQNNyChgu7rf/l3ZXkfBxkrK9J4w0Q0Ik=; b=GVB2fVX37ghSYhKqc1lYs8bwmb2a5al3iZq5VYjn1gPMRLZyYypbMbyNSRCQMkPQDw l1+Za8AMuYdnnpaX6AsajZw/au+BL0HxynX1R8irIjTvvgjmTDUZ8yYpaFXEEv41u4O2 /K/HMIZ2gTxh81xXdRLAcOwTMZhBbpNxox6RO7YiZcxzLQJz+CuY9i+kM+ZdKstO3CEO fEO/bAHpUVpttezd8ots42QR+nhixKwSwht6UBScKPr1RAMpWxEBWqf3ca7IQTsJG+6v N8dLNU15HTEzEHr2z+MqVWAai4ANOhjyHRPweERaweoup4M3FsJcOchUHIU1o7EslxGF KwRg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e17si4756134oti.89.2019.12.13.01.35.51; Fri, 13 Dec 2019 01:36:03 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726718AbfLMJfE (ORCPT + 99 others); Fri, 13 Dec 2019 04:35:04 -0500 Received: from mail-sz.amlogic.com ([211.162.65.117]:33034 "EHLO mail-sz.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726004AbfLMJfE (ORCPT ); Fri, 13 Dec 2019 04:35:04 -0500 Received: from [10.28.39.99] (10.28.39.99) by mail-sz.amlogic.com (10.28.11.5) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1591.10; Fri, 13 Dec 2019 17:35:20 +0800 Subject: Re: [PATCH v4 1/6] dt-bindings: clock: meson: add A1 PLL clock controller bindings To: Jerome Brunet , Neil Armstrong CC: Kevin Hilman , Rob Herring , Martin Blumenstingl , Michael Turquette , Stephen Boyd , Qiufang Dai , Jianxin Pan , Victor Wan , Chandle Zou , , , , , References: <20191206074052.15557-1-jian.hu@amlogic.com> <20191206074052.15557-2-jian.hu@amlogic.com> <1jblsdlvck.fsf@starbuckisacylon.baylibre.com> From: Jian Hu Message-ID: Date: Fri, 13 Dec 2019 17:35:20 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:60.0) Gecko/20100101 Thunderbird/60.9.1 MIME-Version: 1.0 In-Reply-To: <1jblsdlvck.fsf@starbuckisacylon.baylibre.com> Content-Type: text/plain; charset="windows-1252"; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [10.28.39.99] X-ClientProxiedBy: mail-sz.amlogic.com (10.28.11.5) To mail-sz.amlogic.com (10.28.11.5) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2019/12/12 17:57, Jerome Brunet wrote: > > On Fri 06 Dec 2019 at 08:40, Jian Hu wrote: > >> Add the documentation to support Amlogic A1 PLL clock driver, >> and add A1 PLL clock controller bindings. >> >> Signed-off-by: Jian Hu >> --- >> .../bindings/clock/amlogic,a1-pll-clkc.yaml | 59 +++++++++++++++++++ >> include/dt-bindings/clock/a1-pll-clkc.h | 16 +++++ >> 2 files changed, 75 insertions(+) >> create mode 100644 Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml >> create mode 100644 include/dt-bindings/clock/a1-pll-clkc.h >> >> diff --git a/Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml b/Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml >> new file mode 100644 >> index 000000000000..7feeef5abf1b >> --- /dev/null >> +++ b/Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml >> @@ -0,0 +1,59 @@ >> +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ > > Rob commented on the above in v1 and it remains unaddressedOK, I will fix it in the next version. > >> +/* >> + * Copyright (c) 2019 Amlogic, Inc. All rights reserved. >> + */ >> +%YAML 1.2 >> +--- >> +$id: "http://devicetree.org/schemas/clock/amlogic,a1-pll-clkc.yaml#" >> +$schema: "http://devicetree.org/meta-schemas/core.yaml#" >> + >> +title: Amlogic Meson A/C serials PLL Clock Control Unit Device Tree Bindings >> + >> +maintainers: >> + - Neil Armstrong >> + - Jerome Brunet >> + - Jian Hu >> + >> +properties: >> + compatible: >> + - enum: >> + - amlogic,a1-pll-clkc >> + "#clock-cells": >> + const: 1 >> + >> + reg: >> + maxItems: 1 >> + >> +clocks: >> + minItems: 2 >> + maxItems: 2 >> + items: >> + - description: Input xtal_fixpll >> + - description: Input xtal_hifipll >> + >> +clock-names: >> + minItems: 2 >> + maxItems: 2 >> + items: >> + - const: xtal_fixpll >> + - const: xtal_hifipll >> + >> +required: >> + - compatible >> + - "#clock-cells" >> + - reg >> + - clocks >> + - clock-names >> + >> +additionalProperties: false >> + >> +examples: >> + - | >> + clkc_pll: pll-clock-controller@7c80 { >> + compatible = "amlogic,a1-pll-clkc"; >> + reg = <0 0x7c80 0 0x18c>; >> + #clock-cells = <1>; >> + clocks = <&clkc_periphs CLKID_XTAL_FIXPLL>, >> + <&clkc_periphs CLKID_XTAL_HIFIPLL>; >> + clock-names = "xtal_fixpll", "xtal_hifipll"; >> + }; >> diff --git a/include/dt-bindings/clock/a1-pll-clkc.h b/include/dt-bindings/clock/a1-pll-clkc.h >> new file mode 100644 >> index 000000000000..58eae237e503 >> --- /dev/null >> +++ b/include/dt-bindings/clock/a1-pll-clkc.h >> @@ -0,0 +1,16 @@ >> +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ >> +/* >> + * Copyright (c) 2019 Amlogic, Inc. All rights reserved. >> + */ >> + >> +#ifndef __A1_PLL_CLKC_H >> +#define __A1_PLL_CLKC_H >> + >> +#define CLKID_FIXED_PLL 1 >> +#define CLKID_FCLK_DIV2 6 >> +#define CLKID_FCLK_DIV3 7 >> +#define CLKID_FCLK_DIV5 8 >> +#define CLKID_FCLK_DIV7 9 >> +#define CLKID_HIFI_PLL 10 >> + >> +#endif /* __A1_PLL_CLKC_H */ > > . >