Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp18555924ybl; Fri, 3 Jan 2020 04:46:08 -0800 (PST) X-Google-Smtp-Source: APXvYqwRK6dS/+YKT2lEM0Nz264kAO9/Up/qR3TJdbm1puAsdMzXQN9KC7zgg6P4saYNpQ286755 X-Received: by 2002:a05:6830:114f:: with SMTP id x15mr95373758otq.291.1578055568747; Fri, 03 Jan 2020 04:46:08 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1578055568; cv=none; d=google.com; s=arc-20160816; b=knaLqsbJZh+lAZj6vfSy4UfX0JCTHqRW/VQu8TtKkjwA6aNcXnw9vozzhEJsTU31j9 HzgRJQQG45BVqIjZYRWTC7135Wa1YlxkTkZbQ8K/ntQ7gzE1ew0c1g2SPdTmZXYWr0Ie P0u6oKpRNlfXWtZauozAlYn+mfpxJE0b7YUX7mLuB3dZaisxMqla9q0wq3//panZg/Ep ZNiYF/va3VskUWGtqQUR/6wjTNFfmb6ihWXNWWEAzJcX2HPIaz1VLpq9c3lGgXacnfBU 47u9MwKTBfJhCvlJVx2zs6L5BSFCxEpv/95LmyJu23WqE2f8bvvD6fFtlTkBhFoJVc+h gY3A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=FjkZOhNMaufgGn7RMeZvw0u4CLJZRsNmQ0ZHtvj+nho=; b=sk3tCCDPqwE00VO7hOlqbAhBOBW2sHug3tetnVQ+8zSBCxXLBHs8OJ5Us8Zv9QAHuw I66POdBLyE07Im07EEJmtgiQK+1+dZZ6F6Rvi/GVpoCvNF+QK6ls/nV8Tc6nhSqhL5Ft RynMYrqLlljwwnJjFydTp7m16X/h7IZD4g/z0jJT6Q2ktgXNu3DI8jUlvJU8S//1PY0n hSG/ryqaN30e8fpHN+eOfPXTubi6RNF1LQN7bPpyyFhrShTOQu5CZjIGxVUnf4SJ+Vl2 MpjdR6+c6EByjEBVguG9lVhiMPL/rny+5VjbcFt4GcSCAu1XcIJdqMgbAb/KYmIB4BbE t1OA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=IS0NN7r1; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f194si28806439oig.243.2020.01.03.04.45.56; Fri, 03 Jan 2020 04:46:08 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=IS0NN7r1; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727817AbgACMov (ORCPT + 99 others); Fri, 3 Jan 2020 07:44:51 -0500 Received: from hqnvemgate24.nvidia.com ([216.228.121.143]:10617 "EHLO hqnvemgate24.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727494AbgACMou (ORCPT ); Fri, 3 Jan 2020 07:44:50 -0500 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate24.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Fri, 03 Jan 2020 04:44:06 -0800 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Fri, 03 Jan 2020 04:44:49 -0800 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Fri, 03 Jan 2020 04:44:49 -0800 Received: from HQMAIL109.nvidia.com (172.20.187.15) by HQMAIL107.nvidia.com (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Fri, 3 Jan 2020 12:44:49 +0000 Received: from hqnvemgw03.nvidia.com (10.124.88.68) by HQMAIL109.nvidia.com (172.20.187.15) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Fri, 3 Jan 2020 12:44:49 +0000 Received: from vidyas-desktop.nvidia.com (Not Verified[10.24.37.48]) by hqnvemgw03.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Fri, 03 Jan 2020 04:44:49 -0800 From: Vidya Sagar To: , , , , , CC: , , , , , , , , , , Subject: [PATCH V2 5/5] arm64: tegra: Add support for PCIe endpoint mode in P2972-0000 platform Date: Fri, 3 Jan 2020 18:14:04 +0530 Message-ID: <20200103124404.20662-6-vidyas@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200103124404.20662-1-vidyas@nvidia.com> References: <20200103124404.20662-1-vidyas@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1578055446; bh=FjkZOhNMaufgGn7RMeZvw0u4CLJZRsNmQ0ZHtvj+nho=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=IS0NN7r1ikwtKHtnFAy/PTMJD4qiZVhCUyiWvWBci5YvcujTtFJfMNatfmdf8zu9A dW5xoJnyKyMWv60rs8YgZqWY8GJFiNMTK0p4AtcRBZ4/QEefyLr5IaDysc7VFg5lG6 sU0zQRcOj2E5zhrxg22BMrpi6gWsFCW0ZiuZnQADnnpT+C4t+p/rkrTn8TtqNTAclj ByaZcNdBmvEuPP36Q4JhgjUKHTMLw6kSIM6h6Q93+Ny+FmNIL5wuPFwYvJQIRbFZX/ M7vWdgSmPXEg+G/oXMYv7HTGbUPBnOp+LGw+WTp3htkJkTIyNCpAHhbAhFK+ihZoFa taqTKwy+2yWkw== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add endpoint mode support for PCIe C5 controller in P2972-0000 platform with information about supplies, PHY, PERST GPIO and GPIO that controls PCIe reference clock coming from the host system. Signed-off-by: Vidya Sagar --- V2: * Addressed Thierry's review comments * Changed 'nvidia,pex-rst-gpio' to 'reset-gpios' * Added 'nvidia,refclk-select-gpios' .../boot/dts/nvidia/tegra194-p2972-0000.dts | 18 ++++++++++++++++++ 1 file changed, 18 insertions(+) diff --git a/arch/arm64/boot/dts/nvidia/tegra194-p2972-0000.dts b/arch/arm64/boot/dts/nvidia/tegra194-p2972-0000.dts index 353a6a22196d..87ae7c6d38e2 100644 --- a/arch/arm64/boot/dts/nvidia/tegra194-p2972-0000.dts +++ b/arch/arm64/boot/dts/nvidia/tegra194-p2972-0000.dts @@ -136,6 +136,24 @@ "p2u-5", "p2u-6", "p2u-7"; }; + pcie_ep@141a0000 { + status = "disabled"; + + vddio-pex-ctl-supply = <&vdd_1v8ao>; + + reset-gpios = <&gpio TEGRA194_MAIN_GPIO(GG, 1) GPIO_ACTIVE_LOW>; + + nvidia,refclk-select-gpios = <&gpio_aon TEGRA194_AON_GPIO(AA, 5) + GPIO_ACTIVE_HIGH>; + + phys = <&p2u_nvhs_0>, <&p2u_nvhs_1>, <&p2u_nvhs_2>, + <&p2u_nvhs_3>, <&p2u_nvhs_4>, <&p2u_nvhs_5>, + <&p2u_nvhs_6>, <&p2u_nvhs_7>; + + phy-names = "p2u-0", "p2u-1", "p2u-2", "p2u-3", "p2u-4", + "p2u-5", "p2u-6", "p2u-7"; + }; + fan: fan { compatible = "pwm-fan"; pwms = <&pwm4 0 45334>; -- 2.17.1