Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp21848730ybl; Mon, 6 Jan 2020 12:32:22 -0800 (PST) X-Google-Smtp-Source: APXvYqyWU+85a4J94ozqbR6E347g2hCetAUpPH+kqoDWXPRwyBU2rtMasSpROGuaEBVS5ecQopqi X-Received: by 2002:a05:6830:114f:: with SMTP id x15mr113924799otq.291.1578342742385; Mon, 06 Jan 2020 12:32:22 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1578342742; cv=none; d=google.com; s=arc-20160816; b=oCtesKA3uA3bcYvKJdwag7gj1kLuN9jwDdUWUPEx9Clrpz3LO5pPq7j2FwbJ/yoWX0 vXgmtpXNeoIa29TrlLaKdKLbXQ5Hy37gI18ML3CBJ5FVBKQOkKafihsFKeJcpYl3wrCV MPQnAAMVD/M4vK/TewvtWLDlrXbhIi52kvxRGIBYhfxqngqTuIVC3HP2POnQ6QqY73BS 6ZldjQbkyTMQKDBfkgsz0FHxPbpCNRbgXRcKmfMZWfzeOBloYoIiiV7OIbPsflenGQei G6INFJIiTig860Ii4AgLnNDVBj4939r+CXCzbVssEdxeSEpJToLhieo9VtpTUwCcMH8/ kCFw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=JR3DX2mg/1xz5u/gA051/wNmOCd0c6OPJcuR1kB891U=; b=FtPy6+39pRF5NR/u4JksCCfrr792fX3ezifvMIFyMHMipgxiFYse9ORVpyB3JLNjy1 ZNpm8vt0yu/81xQkhhHQcsCZ5KFZZ/mOHcSFBlYHicXsn+Zlz6gUvjCt3rTfNBGeG2O4 yNC5m3VRRmfuKRvNh4z66/TLZ8OF8MhOe+N1V+YWeR0fllYw65XyeP9+cw73yk2qJz/t 75vs0Qq0MVlm72GWN7Luo271nYKxFsunvmO1bnAZc/OhOys3eWbirTxQe/g6rcpGsUVL a/EHudYd2xsFd9bb5AAVlhxOrfOzNCqhBHY8Vflg7i/I5QQqU/d2VYjm1xfO5u8t6W1e MSDw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a128si33505913oib.142.2020.01.06.12.32.10; Mon, 06 Jan 2020 12:32:22 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727280AbgAFUa6 (ORCPT + 99 others); Mon, 6 Jan 2020 15:30:58 -0500 Received: from mga03.intel.com ([134.134.136.65]:10719 "EHLO mga03.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727156AbgAFUa1 (ORCPT ); Mon, 6 Jan 2020 15:30:27 -0500 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga004.fm.intel.com ([10.253.24.48]) by orsmga103.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 06 Jan 2020 12:30:27 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.69,403,1571727600"; d="scan'208";a="245699501" Received: from labuser-ice-lake-client-platform.jf.intel.com ([10.54.55.50]) by fmsmga004.fm.intel.com with ESMTP; 06 Jan 2020 12:30:27 -0800 From: kan.liang@linux.intel.com To: peterz@infradead.org, acme@redhat.com, mingo@kernel.org, linux-kernel@vger.kernel.org Cc: tglx@linutronix.de, jolsa@kernel.org, eranian@google.com, alexander.shishkin@linux.intel.com, ak@linux.intel.com, Kan Liang Subject: [PATCH V5 RESEND 10/14] perf/x86/intel: Name global status bit in NMI handler Date: Mon, 6 Jan 2020 12:29:15 -0800 Message-Id: <20200106202919.2943-11-kan.liang@linux.intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200106202919.2943-1-kan.liang@linux.intel.com> References: <20200106202919.2943-1-kan.liang@linux.intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Kan Liang The bit index number of global status is directly used in current NMI handler. Using a meaningful name to replace the number to improve the readability of code. Signed-off-by: Kan Liang --- No changes since V4 arch/x86/events/intel/core.c | 6 +++--- arch/x86/include/asm/perf_event.h | 7 +++++-- 2 files changed, 8 insertions(+), 5 deletions(-) diff --git a/arch/x86/events/intel/core.c b/arch/x86/events/intel/core.c index 7fbf268f5143..bc6468329c52 100644 --- a/arch/x86/events/intel/core.c +++ b/arch/x86/events/intel/core.c @@ -2616,7 +2616,7 @@ static int handle_pmi_common(struct pt_regs *regs, u64 status) /* * PEBS overflow sets bit 62 in the global status register */ - if (__test_and_clear_bit(62, (unsigned long *)&status)) { + if (__test_and_clear_bit(GLOBAL_STATUS_BUFFER_OVF_BIT, (unsigned long *)&status)) { handled++; x86_pmu.drain_pebs(regs); status &= x86_pmu.intel_ctrl | GLOBAL_STATUS_TRACE_TOPAPMI; @@ -2625,7 +2625,7 @@ static int handle_pmi_common(struct pt_regs *regs, u64 status) /* * Intel PT */ - if (__test_and_clear_bit(55, (unsigned long *)&status)) { + if (__test_and_clear_bit(GLOBAL_STATUS_TRACE_TOPAPMI_BIT, (unsigned long *)&status)) { handled++; if (unlikely(perf_guest_cbs && perf_guest_cbs->is_in_guest() && perf_guest_cbs->handle_intel_pt_intr)) @@ -2637,7 +2637,7 @@ static int handle_pmi_common(struct pt_regs *regs, u64 status) /* * Intel Perf mertrics */ - if (__test_and_clear_bit(48, (unsigned long *)&status)) { + if (__test_and_clear_bit(GLOBAL_STATUS_PERF_METRICS_OVF_BIT, (unsigned long *)&status)) { handled++; if (x86_pmu.update_topdown_event) x86_pmu.update_topdown_event(NULL); diff --git a/arch/x86/include/asm/perf_event.h b/arch/x86/include/asm/perf_event.h index 3f1290424c52..e684e7851b48 100644 --- a/arch/x86/include/asm/perf_event.h +++ b/arch/x86/include/asm/perf_event.h @@ -220,12 +220,15 @@ static inline bool is_topdown_idx(int idx) #define INTEL_PMC_OTHER_TOPDOWN_BITS(bit) (~(0x1ull << bit) & INTEL_PMC_MSK_TOPDOWN) #define GLOBAL_STATUS_COND_CHG BIT_ULL(63) -#define GLOBAL_STATUS_BUFFER_OVF BIT_ULL(62) +#define GLOBAL_STATUS_BUFFER_OVF_BIT 62 +#define GLOBAL_STATUS_BUFFER_OVF BIT_ULL(GLOBAL_STATUS_BUFFER_OVF_BIT) #define GLOBAL_STATUS_UNC_OVF BIT_ULL(61) #define GLOBAL_STATUS_ASIF BIT_ULL(60) #define GLOBAL_STATUS_COUNTERS_FROZEN BIT_ULL(59) #define GLOBAL_STATUS_LBRS_FROZEN BIT_ULL(58) -#define GLOBAL_STATUS_TRACE_TOPAPMI BIT_ULL(55) +#define GLOBAL_STATUS_TRACE_TOPAPMI_BIT 55 +#define GLOBAL_STATUS_TRACE_TOPAPMI BIT_ULL(GLOBAL_STATUS_TRACE_TOPAPMI_BIT) +#define GLOBAL_STATUS_PERF_METRICS_OVF_BIT 48 /* * Adaptive PEBS v4 -- 2.17.1