Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp381709ybl; Fri, 10 Jan 2020 00:00:30 -0800 (PST) X-Google-Smtp-Source: APXvYqzUh6I0sQ6r6IqwTqCC7lJu/HnKTDxi0mNW4OmETCNTDIPX16JQkmPSiGs7Jz63clp9ituS X-Received: by 2002:aca:b943:: with SMTP id j64mr1302216oif.155.1578643229934; Fri, 10 Jan 2020 00:00:29 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1578643229; cv=none; d=google.com; s=arc-20160816; b=C+C7FXMv9ip+ie7/FK95haHHzK7Bmp5Qh8iDkib7gd2mManLPlEFJUD539I4SbOH8E YKbMo1kUgTZmNc+s/45mWGIakrHTejgo69iSo+dOjC3Z+Zl86Q0Qhh8XqiMy3JkW/m66 fEG/Sc6tnnILYHyfXUIocZEVQXtNsGU0WGt19q6VrubUUcU7JI0T/DYGB6EViLjmQtGP sGd2HZTVWb8mvCsKfzRNAT5a68DxtoU55whu5Q2rDI/W+zPa02GDNve+/G1u8zBLJKIz BWdsfxi1Aqi+h3i+zDyKyf4UawSSlvPv1nId6rj/hurE44/tyjpqEqd1BiLv6NNQFhVV RG5Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=yoGzdIIoqN4gnfFFMq+kvZFMXVRFzZ0bL6ChV6iAG5M=; b=A6I3aBCpzdjgwN+qcSZQfP3lNVUaoQRowpIMY2rTJM5jHF3VeOkC50UjDBWT/fSTat iwtJSHK6mm8f7mDZp30MugLsKw3o0DHZA7ab142D0fjLH9B7TsYkdfrykxzr3xxb+ZDT XtAR+nkTZBPqqeQAa4kL2FwmXLjebO/nXfpUJeYUv4di69vGxVROhBzQUBhvZyLCp4pt OVZDhY8CfJZ01lH3LWZMmr5AUTQhLhQWE9iIJjokxoXrqMTGwgRCUNs7bK1FLAA5YlD/ 6oNq1QNs7xyhLcrbuUsby6roZWLzAGGfqm5PsAGdwyrQEQ/BMtn8pcsQ+/WcKsa3eNfz nwVQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w19si749720otj.209.2020.01.10.00.00.19; Fri, 10 Jan 2020 00:00:29 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726760AbgAJH7S (ORCPT + 99 others); Fri, 10 Jan 2020 02:59:18 -0500 Received: from inva020.nxp.com ([92.121.34.13]:40478 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726401AbgAJH7R (ORCPT ); Fri, 10 Jan 2020 02:59:17 -0500 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id D3F8B1A0BCA; Fri, 10 Jan 2020 08:59:14 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id C05561A0BD8; Fri, 10 Jan 2020 08:59:08 +0100 (CET) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 4FDEC402C1; Fri, 10 Jan 2020 15:59:01 +0800 (SGT) From: Anson Huang To: mturquette@baylibre.com, sboyd@kernel.org, robh+dt@kernel.org, mark.rutland@arm.com, shawnguo@kernel.org, s.hauer@pengutronix.de, kernel@pengutronix.de, festevam@gmail.com, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Cc: Linux-imx@nxp.com Subject: [PATCH 1/3] dt-bindings: clock: Convert i.MX8MQ to json-schema Date: Fri, 10 Jan 2020 15:55:12 +0800 Message-Id: <1578642914-838-1-git-send-email-Anson.Huang@nxp.com> X-Mailer: git-send-email 2.7.4 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Convert the i.MX8MQ clock binding to DT schema format using json-schema Signed-off-by: Anson Huang --- .../devicetree/bindings/clock/imx8mq-clock.txt | 20 ------ .../devicetree/bindings/clock/imx8mq-clock.yaml | 72 ++++++++++++++++++++++ 2 files changed, 72 insertions(+), 20 deletions(-) delete mode 100644 Documentation/devicetree/bindings/clock/imx8mq-clock.txt create mode 100644 Documentation/devicetree/bindings/clock/imx8mq-clock.yaml diff --git a/Documentation/devicetree/bindings/clock/imx8mq-clock.txt b/Documentation/devicetree/bindings/clock/imx8mq-clock.txt deleted file mode 100644 index 52de826..0000000 --- a/Documentation/devicetree/bindings/clock/imx8mq-clock.txt +++ /dev/null @@ -1,20 +0,0 @@ -* Clock bindings for NXP i.MX8M Quad - -Required properties: -- compatible: Should be "fsl,imx8mq-ccm" -- reg: Address and length of the register set -- #clock-cells: Should be <1> -- clocks: list of clock specifiers, must contain an entry for each required - entry in clock-names -- clock-names: should include the following entries: - - "ckil" - - "osc_25m" - - "osc_27m" - - "clk_ext1" - - "clk_ext2" - - "clk_ext3" - - "clk_ext4" - -The clock consumer should specify the desired clock by having the clock -ID in its "clocks" phandle cell. See include/dt-bindings/clock/imx8mq-clock.h -for the full list of i.MX8M Quad clock IDs. diff --git a/Documentation/devicetree/bindings/clock/imx8mq-clock.yaml b/Documentation/devicetree/bindings/clock/imx8mq-clock.yaml new file mode 100644 index 0000000..881c01c --- /dev/null +++ b/Documentation/devicetree/bindings/clock/imx8mq-clock.yaml @@ -0,0 +1,72 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/bindings/clock/imx8mq-clock.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP i.MX8M Quad Clock Control Module Binding + +maintainers: + - Anson Huang + +description: | + NXP i.MX8M Quad clock control module is an integrated clock controller, which + generates and supplies to all modules. + +properties: + compatible: + const: fsl,imx8mn-ccm + + reg: + maxItems: 1 + + clocks: + items: + - description: 32k osc + - description: 25m osc + - description: 27m osc + - description: ext1 clock input + - description: ext2 clock input + - description: ext3 clock input + - description: ext4 clock input + + clock-names: + items: + - const: ckil + - const: osc_25m + - const: osc_27m + - const: clk_ext1 + - const: clk_ext2 + - const: clk_ext3 + - const: clk_ext4 + + '#clock-cells': + const: 1 + description: + The clock consumer should specify the desired clock by having the clock + ID in its "clocks" phandle cell. See include/dt-bindings/clock/imx8mq-clock.h + for the full list of i.MX8M Quad clock IDs. + +required: + - compatible + - reg + - clocks + - clock-names + - '#clock-cells' + +examples: + # Clock Control Module node: + - | + clk: clock-controller@30380000 { + compatible = "fsl,imx8mq-ccm"; + reg = <0x30380000 0x10000>; + #clock-cells = <1>; + clocks = <&ckil>, <&osc_25m>, <&osc_27m>, + <&clk_ext1>, <&clk_ext2>, + <&clk_ext3>, <&clk_ext4>; + clock-names = "ckil", "osc_25m", "osc_27m", + "clk_ext1", "clk_ext2", + "clk_ext3", "clk_ext4"; + }; + +... -- 2.7.4