Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp843471ybl; Fri, 10 Jan 2020 07:38:29 -0800 (PST) X-Google-Smtp-Source: APXvYqzsAdzd1tKm9jy+gKwF9hqQge5Bm4+apklM5HUnGolp/ACvzMpN3uclXiZ/APpblx9ECESa X-Received: by 2002:a05:6808:4cc:: with SMTP id a12mr2711965oie.115.1578670709170; Fri, 10 Jan 2020 07:38:29 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1578670709; cv=none; d=google.com; s=arc-20160816; b=s8McSqW18O2D2NTk2TCvJEIwh2i0y3IaBVkmQkgY+RiuZhPpuiuZSk5gBDUPo9cJ2j G8w4mAlwI0yF4Iwdm0IJPQ4lDeph4xjO+n+lXorkpdnf3kcg3+KrtUgHZnvHxXMZPYHE H+5TCMKg5d25Z3M+OTBhkbYrUD4VGGB/lfp5m4UBAGtZvW/nzVPdMTAngG0k8e3mlyHP eXV/aAkKy80u+ecE4tfPM83NESrFdgCh0CGbrNV9vEwZb6yCE+7x6OfUtqTBA1zOGfu3 ynBey9uXlHNiRTV/Gfpy6yvYS0tw4aV2ysVJkMgXYW5PATfe3K37zkBEG7qBwY5iHDaw /Vtw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:message-id:date:in-reply-to :subject:cc:to:from:user-agent:references:dkim-signature; bh=pEddeOiXJFcjUAbR7H9RaoBSbQx3hSBx3dFhHIC3P9A=; b=s7aF0Hc4cJX/VN3XNgEFFUeBNQhu788onprWO4BbFF/TRqbFg7O025vbL0j4N1/tp2 N2ZlMZjxWBzbrFTlxLWKnHDVZ7FsQbYnZ5lY7LbWX62hBAiMD88EGk6jxZHqAm4QgQkn Q3J6/MhjIiVhWGA7oyZFp439fcldefr9BPeU00Jvik1UrN5ocJgfuVYDLUgV1YrTZhV7 MKbsOW+jTbGwna7ss+ciNsCwgH36qGKR4LwxeH8+tgDNyPntL2K2Pd5kMu1v866IpyQ5 tVetE0J+2g/WPKMcUtG3BnQEcKbYQFpvaY+dPBfQeHnjEqTdtSeATj2FafuxoYl61tzj DFUg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=vRay9pvF; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k10si1129339oik.276.2020.01.10.07.38.16; Fri, 10 Jan 2020 07:38:29 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=vRay9pvF; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728372AbgAJPhC (ORCPT + 99 others); Fri, 10 Jan 2020 10:37:02 -0500 Received: from mail-wm1-f66.google.com ([209.85.128.66]:40062 "EHLO mail-wm1-f66.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728175AbgAJPhB (ORCPT ); Fri, 10 Jan 2020 10:37:01 -0500 Received: by mail-wm1-f66.google.com with SMTP id t14so2422621wmi.5 for ; Fri, 10 Jan 2020 07:37:00 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=references:user-agent:from:to:cc:subject:in-reply-to:date :message-id:mime-version; bh=pEddeOiXJFcjUAbR7H9RaoBSbQx3hSBx3dFhHIC3P9A=; b=vRay9pvF3Zmr+rpl6zT5EZiGH0qGpBk8haDxTuGjq30RxDXk29mHCiY/1I6BmPe/s0 6oCiokpUOrptCo5UKbfe1R45I8H85IKWEa/krQUDtvQrVnyp3ThoHIMQmya/HxNjNhx9 dyeLepzaVDmRjEFT4YjqE8RJj+jZVDRqU/KZ8IvcsjfvS+AIWgvOCysh/huOUmmhTdpA 7WCsf9iN4DEc3UaCWGOn2Dg9HmvYl7g0r3QnorYAthcjA7ZgvWFhwhxWpESaMpdCz0Oz Z15wbsGKjP6FazqS3yuA/hoe1BbFenY98F9HnJAP4YWlbLnw/iMcH+Ef7cRXVXjwG/u+ mKog== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:references:user-agent:from:to:cc:subject :in-reply-to:date:message-id:mime-version; bh=pEddeOiXJFcjUAbR7H9RaoBSbQx3hSBx3dFhHIC3P9A=; b=Aa7tV3Kp+Cgp8TZ7e7GNGwiH5duqme7LSlM0VDhcBdMNj/Kg97JPrrRZuL/pnvC1eg HwO1XKPvcUghyq6wFt7X2VaIiKjASudzcZDOSU/6lz/uH+0atP82YvyqbAzBgNUV4VRn dwvSfHqoVtoq9a+SpBnWI/F1QwARfP5Z0LvBjad5VG2j5VSgJLEUhibwfdPlLNceQjWl ULOiFzJ1vf+XFjfwkAvbvhydPGavspfWw+kmm7qJqGOhC5m9lkbedXMD9YWM9QA55OT/ MyWHFQJ106JyDIJgQwwS1FP845T63+UXvU7iAGLQ0nl7zyqrZyrNz01EyUpa3I0eVI1q staA== X-Gm-Message-State: APjAAAW/fdyQ055NmMybINhVUa1gjkeTGClis//GLT0cGsDpxvVba+jr lvznyiLDcbS/1UtiaCy5xzX2ug== X-Received: by 2002:a1c:4454:: with SMTP id r81mr4959259wma.117.1578670619718; Fri, 10 Jan 2020 07:36:59 -0800 (PST) Received: from localhost (laubervilliers-658-1-213-31.w90-63.abo.wanadoo.fr. [90.63.244.31]) by smtp.gmail.com with ESMTPSA id s16sm2586587wrn.78.2020.01.10.07.36.59 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 10 Jan 2020 07:36:59 -0800 (PST) References: <20191227094606.143637-1-jian.hu@amlogic.com> <20191227094606.143637-2-jian.hu@amlogic.com> User-agent: mu4e 1.3.3; emacs 26.3 From: Jerome Brunet To: Jian Hu , Neil Armstrong Cc: Kevin Hilman , "Rob Herring" , Martin Blumenstingl , Michael Turquette , Stephen Boyd , Qiufang Dai , Jianxin Pan , Victor Wan , Chandle Zou , linux-clk@vger.kernel.org, linux-amlogic@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Subject: Re: [PATCH v5 1/5] dt-bindings: clock: meson: add A1 PLL clock controller bindings In-reply-to: <20191227094606.143637-2-jian.hu@amlogic.com> Date: Fri, 10 Jan 2020 16:36:58 +0100 Message-ID: <1jftgnz5k5.fsf@starbuckisacylon.baylibre.com> MIME-Version: 1.0 Content-Type: text/plain Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri 27 Dec 2019 at 10:46, Jian Hu wrote: Please read Documentation/devicetree/writing-schema.rst, run the test and make the necessary correction. > Add the documentation to support Amlogic A1 PLL clock driver, > and add A1 PLL clock controller bindings. > > Signed-off-by: Jian Hu > --- > .../bindings/clock/amlogic,a1-pll-clkc.yaml | 54 +++++++++++++++++++ > include/dt-bindings/clock/a1-pll-clkc.h | 16 ++++++ > 2 files changed, 70 insertions(+) > create mode 100644 Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml > create mode 100644 include/dt-bindings/clock/a1-pll-clkc.h > > diff --git a/Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml b/Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml > new file mode 100644 > index 000000000000..7a327bb174b8 > --- /dev/null > +++ b/Documentation/devicetree/bindings/clock/amlogic,a1-pll-clkc.yaml > @@ -0,0 +1,54 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: "http://devicetree.org/schemas/clock/amlogic,a1-pll-clkc.yaml#" > +$schema: "http://devicetree.org/meta-schemas/core.yaml#" > + > +title: Amlogic Meson A/C serials PLL Clock Control Unit Device Tree Bindings > + > +maintainers: > + - Neil Armstrong > + - Jerome Brunet > + - Jian Hu > + > +properties: > + compatible: > + const: amlogic,a1-pll-clkc > + > + "#clock-cells": > + const: 1 > + > + reg: > + maxItems: 1 > + > +clocks: > + maxItems: 2 > + items: > + - description: Input xtal_fixpll > + - description: Input xtal_hifipll > + > +clock-names: > + maxItems: 2 > + items: > + - const: xtal_fixpll > + - const: xtal_hifipll > + > +required: > + - compatible > + - "#clock-cells" > + - reg > + - clocks > + - clock-names > + > +additionalProperties: false > + > +examples: > + - | > + clkc_pll: pll-clock-controller@7c80 { > + compatible = "amlogic,a1-pll-clkc"; > + reg = <0 0x7c80 0 0x18c>; > + #clock-cells = <1>; > + clocks = <&clkc_periphs CLKID_XTAL_FIXPLL>, > + <&clkc_periphs CLKID_XTAL_HIFIPLL>; > + clock-names = "xtal_fixpll", "xtal_hifipll"; > + }; > diff --git a/include/dt-bindings/clock/a1-pll-clkc.h b/include/dt-bindings/clock/a1-pll-clkc.h > new file mode 100644 > index 000000000000..58eae237e503 > --- /dev/null > +++ b/include/dt-bindings/clock/a1-pll-clkc.h > @@ -0,0 +1,16 @@ > +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ > +/* > + * Copyright (c) 2019 Amlogic, Inc. All rights reserved. > + */ > + > +#ifndef __A1_PLL_CLKC_H > +#define __A1_PLL_CLKC_H > + > +#define CLKID_FIXED_PLL 1 > +#define CLKID_FCLK_DIV2 6 > +#define CLKID_FCLK_DIV3 7 > +#define CLKID_FCLK_DIV5 8 > +#define CLKID_FCLK_DIV7 9 > +#define CLKID_HIFI_PLL 10 > + > +#endif /* __A1_PLL_CLKC_H */