Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp5912640ybl; Tue, 14 Jan 2020 17:36:21 -0800 (PST) X-Google-Smtp-Source: APXvYqzPEeOciWK/grzFhNulcCTOm0f9k97CagaWvSzAXRrQCbaQOceegsaNY5wwskvyyb1z4DDb X-Received: by 2002:a9d:7616:: with SMTP id k22mr1060110otl.364.1579052181590; Tue, 14 Jan 2020 17:36:21 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1579052181; cv=none; d=google.com; s=arc-20160816; b=FLF3N97DzSwTjK219tkyQqetFmS08oP8i9ne0tn9pnxAsNpqd35K/tuZ9Hiu0XfgFY 9kKwqHw28Dts8plzbGr3VAd5Cv05dRju+iPglgaz8xI9rL8eJFOiiAMan3V/UWsTy+wI m+2y4hs4XNmR0xpgy70h8ECx0WD4+mw41bG1zPGnJcrjLVQr7o4OmVQhF2TYoDEzXgGb TK4Mq7iLhSHySgakR0BzS3pU5uXeybL+jolFQ9FmrnETJUaGinF/zd/iPKh+BZWYxtCZ ldP5/e7+VSajiD8b0f8bhOwT2nb78+N5cHBZD3J/vkr+hICtOdwX26zQFOuMYqEyay+1 qmTg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=/q6xlpERVVB8W6JBVoe+YepRFETQqM0xZOM0mtHXzcM=; b=TnsEI+QVMH7bIuNT6mHrS54A8iJ5oGaUCU366AQrtvYco+qqFaVMkiMqRT5umD9YhE RmEXtVozn7scHNUWsN7M0n5bJDaC7Aq7OaTmg/gd5KsleNr6eZ7M8gksJD+x4SnWasL2 NlIJQTNVx0BNogzOPB+jNHO+CZo4LmOwhwV5+mMxPjernmXqHzW7w/54K8wB0ti2DkJ6 1Q35LmK9ZvaH1OxPYg+3OJ614tFBvaD9ERodaJKlRUOL2F9+jQ0QK+XGMmwdCatXr4Zf ZfASIBHr2/6IqH73dUvgwfpP0Rsr4sArKHNYp7hUj+LaMkzTi9AFqgJH0qTEbuA+NIJg bLgA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z16si10076037otk.80.2020.01.14.17.36.10; Tue, 14 Jan 2020 17:36:21 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728909AbgAOBfC (ORCPT + 99 others); Tue, 14 Jan 2020 20:35:02 -0500 Received: from inva021.nxp.com ([92.121.34.21]:51052 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728882AbgAOBfB (ORCPT ); Tue, 14 Jan 2020 20:35:01 -0500 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 035F420052D; Wed, 15 Jan 2020 02:34:59 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 2694D200519; Wed, 15 Jan 2020 02:34:53 +0100 (CET) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 180BD402A8; Wed, 15 Jan 2020 09:34:46 +0800 (SGT) From: Anson Huang To: aisheng.dong@nxp.com, festevam@gmail.com, shawnguo@kernel.org, stefan@agner.ch, kernel@pengutronix.de, linus.walleij@linaro.org, robh+dt@kernel.org, mark.rutland@arm.com, s.hauer@pengutronix.de, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Cc: Linux-imx@nxp.com Subject: [PATCH V3 1/3] dt-bindings: pinctrl: Convert i.MX8MQ to json-schema Date: Wed, 15 Jan 2020 09:30:43 +0800 Message-Id: <1579051845-30378-1-git-send-email-Anson.Huang@nxp.com> X-Mailer: git-send-email 2.7.4 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Convert the i.MX8MQ pinctrl binding to DT schema format using json-schema Signed-off-by: Anson Huang --- Changes since V2: - the lisence should be GPL-2.0. --- .../bindings/pinctrl/fsl,imx8mq-pinctrl.txt | 36 ----------- .../bindings/pinctrl/fsl,imx8mq-pinctrl.yaml | 69 ++++++++++++++++++++++ 2 files changed, 69 insertions(+), 36 deletions(-) delete mode 100644 Documentation/devicetree/bindings/pinctrl/fsl,imx8mq-pinctrl.txt create mode 100644 Documentation/devicetree/bindings/pinctrl/fsl,imx8mq-pinctrl.yaml diff --git a/Documentation/devicetree/bindings/pinctrl/fsl,imx8mq-pinctrl.txt b/Documentation/devicetree/bindings/pinctrl/fsl,imx8mq-pinctrl.txt deleted file mode 100644 index 66de750..0000000 --- a/Documentation/devicetree/bindings/pinctrl/fsl,imx8mq-pinctrl.txt +++ /dev/null @@ -1,36 +0,0 @@ -* Freescale IMX8MQ IOMUX Controller - -Please refer to fsl,imx-pinctrl.txt and pinctrl-bindings.txt in this directory -for common binding part and usage. - -Required properties: -- compatible: "fsl,imx8mq-iomuxc" -- reg: should contain the base physical address and size of the iomuxc - registers. - -Required properties in sub-nodes: -- fsl,pins: each entry consists of 6 integers and represents the mux and config - setting for one pin. The first 5 integers are specified using a PIN_FUNC_ID macro, which can be found in - imx8mq-pinfunc.h under device tree source folder. The last integer CONFIG is - the pad setting value like pull-up on this pin. Please refer to i.MX8M Quad - Reference Manual for detailed CONFIG settings. - -Examples: - -&uart1 { - pinctrl-names = "default"; - pinctrl-0 = <&pinctrl_uart1>; -}; - -iomuxc: pinctrl@30330000 { - compatible = "fsl,imx8mq-iomuxc"; - reg = <0x0 0x30330000 0x0 0x10000>; - - pinctrl_uart1: uart1grp { - fsl,pins = < - MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x49 - MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x49 - >; - }; -}; diff --git a/Documentation/devicetree/bindings/pinctrl/fsl,imx8mq-pinctrl.yaml b/Documentation/devicetree/bindings/pinctrl/fsl,imx8mq-pinctrl.yaml new file mode 100644 index 0000000..e010808 --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/fsl,imx8mq-pinctrl.yaml @@ -0,0 +1,69 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pinctrl/fsl,imx8mq-pinctrl.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Freescale IMX8MQ IOMUX Controller + +maintainers: + - Anson Huang + +description: + Please refer to fsl,imx-pinctrl.txt and pinctrl-bindings.txt in this directory + for common binding part and usage. + +properties: + compatible: + const: fsl,imx8mq-iomuxc + + reg: + maxItems: 1 + +# Client device subnode's properties +patternProperties: + 'grp$': + type: object + description: + Pinctrl node's client devices use subnodes for desired pin configuration. + Client device subnodes use below standard properties. + + properties: + fsl,pins: + allOf: + - $ref: /schemas/types.yaml#/definitions/uint32-array + description: + each entry consists of 6 integers and represents the mux and config + setting for one pin. The first 5 integers are specified using a PIN_FUNC_ID macro, which can + be found in . The last + integer CONFIG is the pad setting value like pull-up on this pin. Please + refer to i.MX8M Quad Reference Manual for detailed CONFIG settings. + + required: + - fsl,pins + + additionalProperties: false + +required: + - compatible + - reg + +additionalProperties: false + +examples: + # Pinmux controller node + - | + iomuxc: pinctrl@30330000 { + compatible = "fsl,imx8mq-iomuxc"; + reg = <0x30330000 0x10000>; + + pinctrl_uart1: uart1grp { + fsl,pins = < + 0x234 0x49C 0x4F4 0x0 0x0 0x49 + 0x238 0x4A0 0x4F4 0x0 0x0 0x49 + >; + }; + }; + +... -- 2.7.4