Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp6278801ybl; Wed, 15 Jan 2020 01:51:17 -0800 (PST) X-Google-Smtp-Source: APXvYqxLVF5po6AgU0tgkQlJsyfS/mGYtsOGJZFgfnQRm55n2K1DGb1zbGL/e0NvFIToswlP3PsB X-Received: by 2002:aca:1204:: with SMTP id 4mr20563964ois.143.1579081877313; Wed, 15 Jan 2020 01:51:17 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1579081877; cv=none; d=google.com; s=arc-20160816; b=Ve/cK+ByMeUpXeA4885YJd3hj+kRrZVchRt4tNf7w3nyXT2eVvqZV6EyQ9ofV7fftP IHPndhsrCx4ndFWUpkrrCXn24mSyNY3oEGruLq56Acw0jvMYKFpqTr/l3PY4Mol8isl3 1CPMJ/WV76diOyNWj7oG9DaGzd860U59l+whNWX/tDZTX7IhPhTmbbUUJ6qVrtyXsQuc 5l9AaoL5VA0n8xHnfVlnqfA9IvKFmebu4D36HxLXfwuZ5vPcKXX3I9/bHPtle/4nZJcu HvLiKRkEoi53P21Xu62AA8E/e7C20j5j7uv7g760K+yk1vII6W5Swfoc7EheYh1hKo32 cgbA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject; bh=wXVPa46cP+pROyKCHqR3kAtKischKYlkPmCIfUOgxpk=; b=qe1M83v/rOIckfAz37JY4/2cA47ksp6rkzoOjRFDTRNnX2GTVFaW7KCCA0sztfV0TM gaYntbLWWMXSwk0NemUABHgtbX/2W0Xn6c3eTclW/MnsKUAd+GyVw1YbrTTZYgGuXImh bPiH8Q/Y1MCke6pkffCDw5rbKGIc86sAe4REPjblRpRgkuNk8YLxJPif+/nnk8PII0+c HEZlB1avlvsMoetaeE1FMQHDdBF/SWs2TdcEkPLDhr+8RHEdksohrXaiTFkb5sVjtEha wzdV9n2QfV8s6CBItO8ZZ69UZ8vTerozzVJUOnKEi0OEibgOzfY8CCkwL36uyGBq1cFp 8Y7g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=lPfLb18x; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p207si1854786oic.111.2020.01.15.01.51.04; Wed, 15 Jan 2020 01:51:17 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=lPfLb18x; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729605AbgAOJtm (ORCPT + 99 others); Wed, 15 Jan 2020 04:49:42 -0500 Received: from hqnvemgate26.nvidia.com ([216.228.121.65]:2256 "EHLO hqnvemgate26.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729596AbgAOJtm (ORCPT ); Wed, 15 Jan 2020 04:49:42 -0500 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate26.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Wed, 15 Jan 2020 01:49:20 -0800 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Wed, 15 Jan 2020 01:49:41 -0800 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Wed, 15 Jan 2020 01:49:41 -0800 Received: from [10.21.133.51] (10.124.1.5) by HQMAIL107.nvidia.com (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Wed, 15 Jan 2020 09:49:38 +0000 Subject: Re: [PATCH v4 08/14] dmaengine: tegra-apb: Fix coding style problems To: Dmitry Osipenko , Laxman Dewangan , Vinod Koul , Dan Williams , Thierry Reding , =?UTF-8?B?TWljaGHFgiBNaXJvc8WCYXc=?= CC: , , References: <20200112173006.29863-1-digetx@gmail.com> <20200112173006.29863-9-digetx@gmail.com> From: Jon Hunter Message-ID: <844c4ace-d043-a908-823d-545b5b753008@nvidia.com> Date: Wed, 15 Jan 2020 09:49:36 +0000 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.2.2 MIME-Version: 1.0 In-Reply-To: <20200112173006.29863-9-digetx@gmail.com> X-Originating-IP: [10.124.1.5] X-ClientProxiedBy: HQMAIL101.nvidia.com (172.20.187.10) To HQMAIL107.nvidia.com (172.20.187.13) Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1579081761; bh=wXVPa46cP+pROyKCHqR3kAtKischKYlkPmCIfUOgxpk=; h=X-PGP-Universal:Subject:To:CC:References:From:Message-ID:Date: User-Agent:MIME-Version:In-Reply-To:X-Originating-IP: X-ClientProxiedBy:Content-Type:Content-Language: Content-Transfer-Encoding; b=lPfLb18xer6SwCHkluAqfvFN1c8TMNV6FBZ/RGWSHU193XF3x+8rf2Qw/iZDdG9DD vHD7ybwwyTKmba7bsORGFkcnuLA4kMX4S7co6um27kXJIAi6MO98SA2wExx/09WoYi htGNvXU9URDYqqzeBFv8Lvv1EqaNzaaUKlDDnqgKbTH2/MhBxN5AwTwxftvQ2lkBXM 6M1tYg1AhKdQQjhnbvOqj6lx4WbOebUSglil6AV9fCmQhgbF7gJnSVyCjN8JpX1SDu CACJdxY3IruWtQQv2eK7Zg66rpmnQKNDvdI+Uw5jy8KK0veZdhC7qJWwZ1OGs/hBVH pr7D6TApQVDsw== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 12/01/2020 17:30, Dmitry Osipenko wrote: > This patch fixes few dozens of coding style problems reported by > checkpatch and prettifies code where makes sense. > > Signed-off-by: Dmitry Osipenko > --- > drivers/dma/tegra20-apb-dma.c | 276 ++++++++++++++++++---------------- > 1 file changed, 144 insertions(+), 132 deletions(-) > > diff --git a/drivers/dma/tegra20-apb-dma.c b/drivers/dma/tegra20-apb-dma.c > index dff21e80ffa4..7158bd3145c4 100644 > --- a/drivers/dma/tegra20-apb-dma.c > +++ b/drivers/dma/tegra20-apb-dma.c ... > @@ -1003,20 +1014,23 @@ static void tegra_dma_prep_wcount(struct tegra_dma_channel *tdc, > ch_regs->csr |= len_field; > } > > -static struct dma_async_tx_descriptor *tegra_dma_prep_slave_sg( > - struct dma_chan *dc, struct scatterlist *sgl, unsigned int sg_len, > - enum dma_transfer_direction direction, unsigned long flags, > - void *context) > +static struct dma_async_tx_descriptor * > +tegra_dma_prep_slave_sg(struct dma_chan *dc, > + struct scatterlist *sgl, > + unsigned int sg_len, > + enum dma_transfer_direction direction, > + unsigned long flags, > + void *context) > { > struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc); > + struct tegra_dma_sg_req *sg_req = NULL; > + u32 csr, ahb_seq, apb_ptr, apb_seq; > + enum dma_slave_buswidth slave_bw; > struct tegra_dma_desc *dma_desc; > - unsigned int i; > - struct scatterlist *sg; > - unsigned long csr, ahb_seq, apb_ptr, apb_seq; > struct list_head req_list; > - struct tegra_dma_sg_req *sg_req = NULL; > - u32 burst_size; > - enum dma_slave_buswidth slave_bw; > + struct scatterlist *sg; > + unsigned int burst_size; > + unsigned int i; This is not really consistent with the rest of the changes by having 'i' and 'burst_size' on separate lines. > > if (!tdc->config_init) { > dev_err(tdc2dev(tdc), "DMA channel is not configured\n"); > @@ -1028,7 +1042,7 @@ static struct dma_async_tx_descriptor *tegra_dma_prep_slave_sg( > } > > if (get_transfer_param(tdc, direction, &apb_ptr, &apb_seq, &csr, > - &burst_size, &slave_bw) < 0) > + &burst_size, &slave_bw) < 0) > return NULL; > > INIT_LIST_HEAD(&req_list); > @@ -1074,7 +1088,7 @@ static struct dma_async_tx_descriptor *tegra_dma_prep_slave_sg( > len = sg_dma_len(sg); > > if ((len & 3) || (mem & 3) || > - (len > tdc->tdma->chip_data->max_dma_count)) { > + len > tdc->tdma->chip_data->max_dma_count) { > dev_err(tdc2dev(tdc), > "DMA length/memory address is not supported\n"); > tegra_dma_desc_put(tdc, dma_desc); > @@ -1126,20 +1140,21 @@ static struct dma_async_tx_descriptor *tegra_dma_prep_slave_sg( > return &dma_desc->txd; > } > > -static struct dma_async_tx_descriptor *tegra_dma_prep_dma_cyclic( > - struct dma_chan *dc, dma_addr_t buf_addr, size_t buf_len, > - size_t period_len, enum dma_transfer_direction direction, > - unsigned long flags) > +static struct dma_async_tx_descriptor * > +tegra_dma_prep_dma_cyclic(struct dma_chan *dc, dma_addr_t buf_addr, > + size_t buf_len, > + size_t period_len, > + enum dma_transfer_direction direction, > + unsigned long flags) > { > struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc); > - struct tegra_dma_desc *dma_desc = NULL; > struct tegra_dma_sg_req *sg_req = NULL; > - unsigned long csr, ahb_seq, apb_ptr, apb_seq; > - int len; > - size_t remain_len; > - dma_addr_t mem = buf_addr; > - u32 burst_size; > + u32 csr, ahb_seq, apb_ptr, apb_seq; > enum dma_slave_buswidth slave_bw; > + struct tegra_dma_desc *dma_desc; > + dma_addr_t mem = buf_addr; > + unsigned int burst_size; > + size_t len, remain_len; > > if (!buf_len || !period_len) { > dev_err(tdc2dev(tdc), "Invalid buffer/period len\n"); > @@ -1173,13 +1188,13 @@ static struct dma_async_tx_descriptor *tegra_dma_prep_dma_cyclic( > > len = period_len; > if ((len & 3) || (buf_addr & 3) || > - (len > tdc->tdma->chip_data->max_dma_count)) { > + len > tdc->tdma->chip_data->max_dma_count) { > dev_err(tdc2dev(tdc), "Req len/mem address is not correct\n"); > return NULL; > } > > if (get_transfer_param(tdc, direction, &apb_ptr, &apb_seq, &csr, > - &burst_size, &slave_bw) < 0) > + &burst_size, &slave_bw) < 0) > return NULL; > > ahb_seq = TEGRA_APBDMA_AHBSEQ_INTR_ENB; > @@ -1269,7 +1284,6 @@ static int tegra_dma_alloc_chan_resources(struct dma_chan *dc) > int ret; > > dma_cookie_init(&tdc->dma_chan); > - tdc->config_init = false; Why is this removed? Does not seem to belong in this patch. Cheers Jon -- nvpublic