Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp6367817ybl; Wed, 15 Jan 2020 03:32:32 -0800 (PST) X-Google-Smtp-Source: APXvYqw4YnDrnq/OfUvuqVXkAS2UBjvgJBu3Kb266NdPTUTl34W+m3Bjd6lC3sbxQPBtadZP/aEs X-Received: by 2002:aca:3041:: with SMTP id w62mr20630659oiw.147.1579087951838; Wed, 15 Jan 2020 03:32:31 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1579087951; cv=none; d=google.com; s=arc-20160816; b=trRZJfgIG30h6aclF8M1r4ONIgyapvipErWbBwNfq044jxieUYmKEmQAFSnioHrKU3 Eu4xBEwshyubCC6HbftlV1PLnu12JIxDDZaem6gOqdsUCwQ3NQdpF0W+1W46N9dkPSh6 AGVcLTMjDNOTiOyESx+gN9zrQlKRAWsmj4X2A687+Th2JhvNi+4bSN2lFw+iqgeW8co4 JhKIEFWcXQTwyKdrsQlocsYJbW+Jb8XocrTR5I+ECPIY6QgiWHtYZ/OOzpw/6/6Lu9uY apb0Ro5evkn7e8ymC2ch7gSIYYQci9l7CFccqvWnN3Anegt2MMTq/CzjFsweNFOBXGDi SR6w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=gsoL9/fCe6x94mlBoWoE8zsOp9QnfeZByF3MZPTnfrk=; b=i6FqAI+SqLh5ADAHx3Oyba/ZJpPnKvdWAPdiCNAD5y3QuVawybg8sQfLJCLHLC/83r yMIKwF+Cyx2s1CV9fybzjIzfsYyDkyw7hF8Xu3SdV47SFE/U3NWgtJpy+fdJnjWB1qeJ 7lit5w15JcfpzNvfR5EsWBbXyGh3R3NC3jZIIwPNWZ6IADB0RA1hWetn+ugjqPDqPIFv ZKPjUwYhJwvMOai7HQzPodWbME/vPujvDbl880IxJJkqjH2bsPY48teAvNGgqUQeR9Ax fVFv5hx4RK1bvesejkclSyACe6dYEzZ4iypTiZIvanHMjMwq3ruNgAq3oMumJh8VqRcI QMmQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id h14si9303301oie.98.2020.01.15.03.32.19; Wed, 15 Jan 2020 03:32:31 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730124AbgAOLam (ORCPT + 99 others); Wed, 15 Jan 2020 06:30:42 -0500 Received: from mail-sh.amlogic.com ([58.32.228.43]:38651 "EHLO mail-sh.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729841AbgAOLal (ORCPT ); Wed, 15 Jan 2020 06:30:41 -0500 Received: from droid13.amlogic.com (116.236.93.172) by mail-sh.amlogic.com (10.18.11.5) with Microsoft SMTP Server id 15.1.1591.10; Wed, 15 Jan 2020 19:31:03 +0800 From: Jianxin Pan To: Kevin Hilman , CC: Jianxin Pan , Rob Herring , Neil Armstrong , Jerome Brunet , Martin Blumenstingl , , , , , Jian Hu , Hanjie Lin , Victor Wan , Xingyu Chen Subject: [PATCH v6 2/4] dt-bindings: power: add Amlogic secure power domains bindings Date: Wed, 15 Jan 2020 19:30:29 +0800 Message-ID: <1579087831-94965-3-git-send-email-jianxin.pan@amlogic.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1579087831-94965-1-git-send-email-jianxin.pan@amlogic.com> References: <1579087831-94965-1-git-send-email-jianxin.pan@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [116.236.93.172] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the bindings for the Amlogic Secure power domains, controlling the secure power domains. The bindings targets the Amlogic A1 and C1 compatible SoCs, in which the power domain registers are in secure world. Signed-off-by: Jianxin Pan --- .../bindings/power/amlogic,meson-sec-pwrc.yaml | 40 ++++++++++++++++++++++ include/dt-bindings/power/meson-a1-power.h | 32 +++++++++++++++++ 2 files changed, 72 insertions(+) create mode 100644 Documentation/devicetree/bindings/power/amlogic,meson-sec-pwrc.yaml create mode 100644 include/dt-bindings/power/meson-a1-power.h diff --git a/Documentation/devicetree/bindings/power/amlogic,meson-sec-pwrc.yaml b/Documentation/devicetree/bindings/power/amlogic,meson-sec-pwrc.yaml new file mode 100644 index 00000000..af32209 --- /dev/null +++ b/Documentation/devicetree/bindings/power/amlogic,meson-sec-pwrc.yaml @@ -0,0 +1,40 @@ +# SPDX-License-Identifier: (GPL-2.0+ OR MIT) +# Copyright (c) 2019 Amlogic, Inc +# Author: Jianxin Pan +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/power/amlogic,meson-sec-pwrc.yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: Amlogic Meson Secure Power Domains + +maintainers: + - Jianxin Pan + +description: |+ + Secure Power Domains used in Meson A1/C1 SoCs, and should be the child node + of secure-monitor. + +properties: + compatible: + enum: + - amlogic,meson-a1-pwrc + + "#power-domain-cells": + const: 1 + +required: + - compatible + - "#power-domain-cells" + +examples: + - | + secure-monitor { + compatible = "amlogic,meson-gxbb-sm"; + + pwrc: power-controller { + compatible = "amlogic,meson-a1-pwrc"; + #power-domain-cells = <1>; + }; + } + diff --git a/include/dt-bindings/power/meson-a1-power.h b/include/dt-bindings/power/meson-a1-power.h new file mode 100644 index 00000000..6cf50bf --- /dev/null +++ b/include/dt-bindings/power/meson-a1-power.h @@ -0,0 +1,32 @@ +/* SPDX-License-Identifier: (GPL-2.0+ or MIT) */ +/* + * Copyright (c) 2019 Amlogic, Inc. + * Author: Jianxin Pan + */ + +#ifndef _DT_BINDINGS_MESON_A1_POWER_H +#define _DT_BINDINGS_MESON_A1_POWER_H + +#define PWRC_DSPA_ID 8 +#define PWRC_DSPB_ID 9 +#define PWRC_UART_ID 10 +#define PWRC_DMC_ID 11 +#define PWRC_I2C_ID 12 +#define PWRC_PSRAM_ID 13 +#define PWRC_ACODEC_ID 14 +#define PWRC_AUDIO_ID 15 +#define PWRC_OTP_ID 16 +#define PWRC_DMA_ID 17 +#define PWRC_SD_EMMC_ID 18 +#define PWRC_RAMA_ID 19 +#define PWRC_RAMB_ID 20 +#define PWRC_IR_ID 21 +#define PWRC_SPICC_ID 22 +#define PWRC_SPIFC_ID 23 +#define PWRC_USB_ID 24 +#define PWRC_NIC_ID 25 +#define PWRC_PDMIN_ID 26 +#define PWRC_RSA_ID 27 +#define PWRC_MAX_ID 28 + +#endif -- 2.7.4