Received: by 2002:a25:8b91:0:0:0:0:0 with SMTP id j17csp1146916ybl; Thu, 23 Jan 2020 14:35:07 -0800 (PST) X-Google-Smtp-Source: APXvYqwKzfTr7qYyMzXgHLtr7tAidTva2R3NLkNBOwRaOAK5TVtLXO6qMvn14z9nZ0OK4MwSF6PV X-Received: by 2002:aca:110a:: with SMTP id 10mr131655oir.130.1579818906859; Thu, 23 Jan 2020 14:35:06 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1579818906; cv=none; d=google.com; s=arc-20160816; b=qGTKNUvmWqeZQmHVPQ6AIG9lkhuDTalUaC2teeVU+E1JT+oY1k277pNL0lGpY7y8hI gJ3GrZif1q/E3QVFdgtmZVq1vPpRZpEs9NlaS32urfp3/32AXZoPhnFJF0UOpLnyq5of 3/G8wIHsgWUOL1WqNBORw9r609/IYOlvYRfDquiMOSBbcWYz36PXBGoTGs4OOm9ZhjDT q2RqUSKdomiQNBULsJqnz0Fvwg4vxDS664C9HRBsY9tpXnH38u8MnPmNO1X0maNueDAN 8a0WnlEPEFbgKbf61PnGjMLCNdAIT+on2Il6ZHdnktr9AP4jnbLRPOy7gYVE7y/kiqkP NwGA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=L7Z0MQLgFpVUqRMkpIW9BsJ/F7zZnMMX5vKIMOIOUGo=; b=T96y/w122Wsb5xCbvSwQmTxtXI3bOytv1SSeHdCgE2G0uFvX9t1fC029LH6Anu4S6J Zp8Glb5nQEwpwQcecfMWFPNNU8G/U7DQa3vxTB91VMkX8y0GIxxRdJXbI6EqyALA6+U1 DVppxTpwvLx0H7BYd7wNciu2l9YLYnBVsmwa9cRmZ1eYYVq1zut9zci4+6D4VNTRY+/z qjCuSqVcYBGhORFoYDUVS5ZVwQW1hByuktG98rE1nHuBtHFoUMfo/X/MzDUrbi+mj8O0 nw63DgkhffS6OxFvvSHm6bQWFZ8aLb6nRXXJGoWJMbqw7P5Fd89rHVgwXgXtMAST7E7F pdoA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=google header.b="JPtl/BXY"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y20si1863894otq.190.2020.01.23.14.34.55; Thu, 23 Jan 2020 14:35:06 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=google header.b="JPtl/BXY"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729043AbgAWWcR (ORCPT + 99 others); Thu, 23 Jan 2020 17:32:17 -0500 Received: from mail-il1-f195.google.com ([209.85.166.195]:40734 "EHLO mail-il1-f195.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728057AbgAWWcR (ORCPT ); Thu, 23 Jan 2020 17:32:17 -0500 Received: by mail-il1-f195.google.com with SMTP id c4so161163ilo.7 for ; Thu, 23 Jan 2020 14:32:17 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linuxfoundation.org; s=google; h=from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=L7Z0MQLgFpVUqRMkpIW9BsJ/F7zZnMMX5vKIMOIOUGo=; b=JPtl/BXYDpF1WbyX3AFyai/TuIIICFzkw2YEVeL9iEiDTCopZDplYRtiYVhVJRlCXP sIv/mBcCxDR4iebP3GSRqf8FL/+ZJlFKIgafnRYwSDJdKS+J+xBxa1m9h/GdtOkYAidM 2FelKQjhC9UjUH7sPHn2sd2t3b8ghc75wJivU= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=L7Z0MQLgFpVUqRMkpIW9BsJ/F7zZnMMX5vKIMOIOUGo=; b=Xh84wLnkNRg9+8FpLok0FoIr6nBbHPEN2NeE4yCIsVuR+0Xgg6uUF8XEvRVBfxe4Oj 7vT1V5ou98Q+wh7Q4eUwPcdqTqobXkEO1lNuo5GZjSVoyGgnC7Qz5jLC3c0Z3DAq5JE3 luFTRdpYdvZyFoz+ulWx2bKGUVb1WuL3RG3PkOOlTrjW5uGI0YpJSkjnMc/fr9oSLPsu yqWMFZl7HFJ16rnAVBs6FTN9odR+DWMbRMCPNuOYyGs4y/JgUoKeHYqSOWHNz4WB0dYm r4EGWgMPmbNOuR0LR3lUbBFkhrlpAC0cwtF5oh1s8hcpSic2RdGMmKIAUDVRUb5q/mXp qPAQ== X-Gm-Message-State: APjAAAV16AX/9Klxb6nes887DS/ArCKaggJv7Oz70PKxnAfwcR3tm3nL X03+CSG3ghGBbrlAJQJkfMLtwcMd414= X-Received: by 2002:a92:85c1:: with SMTP id f184mr434426ilh.221.1579818736563; Thu, 23 Jan 2020 14:32:16 -0800 (PST) Received: from shuah-t480s.internal (c-24-9-64-241.hsd1.co.comcast.net. [24.9.64.241]) by smtp.gmail.com with ESMTPSA id f4sm716943ioh.45.2020.01.23.14.32.15 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 23 Jan 2020 14:32:16 -0800 (PST) From: Shuah Khan To: joro@8bytes.org, suravee.suthikulpanit@amd.com Cc: Shuah Khan , iommu@lists.linux-foundation.org, linux-kernel@vger.kernel.org Subject: [PATCH v2] iommu: amd: Fix IOMMU perf counter clobbering during init Date: Thu, 23 Jan 2020 15:32:14 -0700 Message-Id: <20200123223214.2566-1-skhan@linuxfoundation.org> X-Mailer: git-send-email 2.20.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org init_iommu_perf_ctr() clobbers the register when it checks write access to IOMMU perf counters and fails to restore when they are writable. Add save and restore to fix it. Signed-off-by: Shuah Khan --- Changes since v1: -- Fix bug in sucessful return path. Add a return instead of fall through to pc_false error case drivers/iommu/amd_iommu_init.c | 24 ++++++++++++++++++------ 1 file changed, 18 insertions(+), 6 deletions(-) diff --git a/drivers/iommu/amd_iommu_init.c b/drivers/iommu/amd_iommu_init.c index 568c52317757..483f7bc379fa 100644 --- a/drivers/iommu/amd_iommu_init.c +++ b/drivers/iommu/amd_iommu_init.c @@ -1655,27 +1655,39 @@ static int iommu_pc_get_set_reg(struct amd_iommu *iommu, u8 bank, u8 cntr, static void init_iommu_perf_ctr(struct amd_iommu *iommu) { struct pci_dev *pdev = iommu->dev; - u64 val = 0xabcd, val2 = 0; + u64 val = 0xabcd, val2 = 0, save_reg = 0; if (!iommu_feature(iommu, FEATURE_PC)) return; amd_iommu_pc_present = true; + /* save the value to restore, if writable */ + if (iommu_pc_get_set_reg(iommu, 0, 0, 0, &save_reg, false)) + goto pc_false; + /* Check if the performance counters can be written to */ if ((iommu_pc_get_set_reg(iommu, 0, 0, 0, &val, true)) || (iommu_pc_get_set_reg(iommu, 0, 0, 0, &val2, false)) || - (val != val2)) { - pci_err(pdev, "Unable to write to IOMMU perf counter.\n"); - amd_iommu_pc_present = false; - return; - } + (val != val2)) + goto pc_false; + + /* restore */ + if (iommu_pc_get_set_reg(iommu, 0, 0, 0, &save_reg, true)) + goto pc_false; pci_info(pdev, "IOMMU performance counters supported\n"); val = readl(iommu->mmio_base + MMIO_CNTR_CONF_OFFSET); iommu->max_banks = (u8) ((val >> 12) & 0x3f); iommu->max_counters = (u8) ((val >> 7) & 0xf); + + return; + +pc_false: + pci_err(pdev, "Unable to read/write to IOMMU perf counter.\n"); + amd_iommu_pc_present = false; + return; } static ssize_t amd_iommu_show_cap(struct device *dev, -- 2.20.1