Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp96737ybv; Wed, 5 Feb 2020 01:55:53 -0800 (PST) X-Google-Smtp-Source: APXvYqyErKvdzIegyenXg7402gnORjASP/EdoqnPZAjqec6sebCJ80GvUfVEHCidomqwcCQ4fpkW X-Received: by 2002:a05:6808:658:: with SMTP id z24mr2325213oih.91.1580896553657; Wed, 05 Feb 2020 01:55:53 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1580896553; cv=none; d=google.com; s=arc-20160816; b=dqFqHzYNwLRHNJe1OO3xNAgui6Lxrq+wzc1n7SC6NWBFwZMPlBaYnZhy/ePSvCli8w QT/FtTuF1aT2e6ZqP1pjDLfNis6keE1DIkSbWR3zu4IjN7BVj3V85RrGKFvOqfWfdUtH Pao3FQx1AuSHPcZQB9FKzi4OWasC2fROsxxHeESx8+evtNRzKwjn7WheCs3HvSkoRZBr AwJf3wcej1bXuSKLErzTFPkjvDw3FIfk4Mfen/oc0jvUGi1kYbYXtX/6QUArucflsCe3 Y5z4lySxoXiJJjxF5aazWjsB460GZpggAnLNHQY6HRYMkQltdSDKEWTXKNI7lufwH4bH g2Sg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :organization:references:in-reply-to:message-id:subject:cc:to:from :date; bh=1fSsPjNEBdd/l1B9wRmjqptNKIzlRe5GVq4Jha1TA8M=; b=sgeSEzF8ZDICWTDc5IIiPMZlEDt/CubkBqBCRzVhv0mWNMd9UV1Oyw+akzl1CQGV// TQ/GWDkb8HhcszRQw/URL95ZEhnR+M+6/zBD69/3n9T1N+5ghY0VVsSRxdoHFiVYNSjC 3AEEz5TQTOWlkSzcTKy7+huMPVC6Jov9JdD/QEku64yTGkNZA5hauftVOMC0q+0ptZSQ /cPFVs/RXgN2iFu45ZsTHKu3KZedMNrhJlR7dzUgAm4Fhhv46gSRxBXLmXF4ttqErAJz v27kaN4J44HfIL06qtyfAMA4w5GAl0zVDnqA8EfYJvLJRJe5DlMT4j5ZmbRjdXUcC57L K9pw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m12si11156972oim.195.2020.02.05.01.55.40; Wed, 05 Feb 2020 01:55:53 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727474AbgBEJy0 convert rfc822-to-8bit (ORCPT + 99 others); Wed, 5 Feb 2020 04:54:26 -0500 Received: from relay9-d.mail.gandi.net ([217.70.183.199]:44347 "EHLO relay9-d.mail.gandi.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727170AbgBEJy0 (ORCPT ); Wed, 5 Feb 2020 04:54:26 -0500 X-Originating-IP: 90.76.211.102 Received: from xps13 (lfbn-tou-1-1151-102.w90-76.abo.wanadoo.fr [90.76.211.102]) (Authenticated sender: miquel.raynal@bootlin.com) by relay9-d.mail.gandi.net (Postfix) with ESMTPSA id C24A8FF80F; Wed, 5 Feb 2020 09:54:22 +0000 (UTC) Date: Wed, 5 Feb 2020 10:54:22 +0100 From: Miquel Raynal To: shiva.linuxworks@gmail.com Cc: Richard Weinberger , Vignesh Raghavendra , Frieder Schrempf , Boris Brezillon , linux-mtd@lists.infradead.org, linux-kernel@vger.kernel.org, Shivamurthy Shastri Subject: Re: [PATCH v3 4/5] mtd: spinand: micron: Add M70A series Micron SPI NAND devices Message-ID: <20200205105422.57b5f6c4@xps13> In-Reply-To: <20200202215508.2928-5-sshivamurthy@micron.com> References: <20200202215508.2928-1-sshivamurthy@micron.com> <20200202215508.2928-5-sshivamurthy@micron.com> Organization: Bootlin X-Mailer: Claws Mail 3.17.4 (GTK+ 2.24.32; x86_64-pc-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8BIT Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi shiva.linuxworks@gmail.com, shiva.linuxworks@gmail.com wrote on Sun, 2 Feb 2020 22:55:07 +0100: > From: Shivamurthy Shastri > > Add device table for M70A series Micron SPI NAND devices. > > As opposed to the M79A and M78A series already supported, M70A parts > have the "Continuous Read" feature enabled by default, which does not fit > the subsystem needs. > > In this mode, the READ CACHE command doesn't require the starting column > address. The device always output the data starting from the first > column of the cache register, and once the end of the cache register > reached, the data output continues through the next page. With the > continuous read mode, it is possible to read out the entire block using > a single READ command, and once the end of the block reached, the output > pins become High-Z state. However, during this mode the read command > doesn't output the OOB area. > > Hence, we disable the feature at probe time. > > Signed-off-by: Shivamurthy Shastri > --- > drivers/mtd/nand/spi/micron.c | 36 +++++++++++++++++++++++++++++++++++ > 1 file changed, 36 insertions(+) > > diff --git a/drivers/mtd/nand/spi/micron.c b/drivers/mtd/nand/spi/micron.c > index 5fd1f921ef12..3d3734afc35e 100644 > --- a/drivers/mtd/nand/spi/micron.c > +++ b/drivers/mtd/nand/spi/micron.c > @@ -18,6 +18,8 @@ > #define MICRON_STATUS_ECC_4TO6_BITFLIPS (3 << 4) > #define MICRON_STATUS_ECC_7TO8_BITFLIPS (5 << 4) > > +#define MICRON_CFG_CONTI_READ BIT(0) > + > static SPINAND_OP_VARIANTS(read_cache_variants, > SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP(0, 2, NULL, 0), > SPINAND_PAGE_READ_FROM_CACHE_X4_OP(0, 1, NULL, 0), > @@ -131,6 +133,26 @@ static const struct spinand_info micron_spinand_table[] = { > 0, > SPINAND_ECCINFO(µn_8_ooblayout, > micron_8_ecc_get_status)), > + /* M70A 4Gb 3.3V */ > + SPINAND_INFO("MT29F4G01ABAFD", 0x34, > + NAND_MEMORG(1, 4096, 256, 64, 2048, 40, 1, 1, 1), > + NAND_ECCREQ(8, 512), > + SPINAND_INFO_OP_VARIANTS(&read_cache_variants, > + &write_cache_variants, > + &update_cache_variants), > + SPINAND_HAS_CR_FEAT_BIT, > + SPINAND_ECCINFO(µn_8_ooblayout, > + micron_8_ecc_get_status)), > + /* M70A 4Gb 1.8V */ > + SPINAND_INFO("MT29F4G01ABBFD", 0x35, > + NAND_MEMORG(1, 4096, 256, 64, 2048, 40, 1, 1, 1), > + NAND_ECCREQ(8, 512), > + SPINAND_INFO_OP_VARIANTS(&read_cache_variants, > + &write_cache_variants, > + &update_cache_variants), > + SPINAND_HAS_CR_FEAT_BIT, > + SPINAND_ECCINFO(µn_8_ooblayout, > + micron_8_ecc_get_status)), > }; > > static int micron_spinand_detect(struct spinand_device *spinand) > @@ -153,8 +175,22 @@ static int micron_spinand_detect(struct spinand_device *spinand) > return 1; > } > > +static int micron_spinand_init(struct spinand_device *spinand) > +{ > + /* > + * M70A device series enable Continuous Read feature at Power-up, > + * which is not supported. Disable this bit to avoid any possible > + * failure. > + */ > + if (spinand->flags == SPINAND_HAS_CR_FEAT_BIT) > + return spinand_upd_cfg(spinand, MICRON_CFG_CONTI_READ, 0); > + > + return 0; > +} > + > static const struct spinand_manufacturer_ops micron_spinand_manuf_ops = { > .detect = micron_spinand_detect, > + .init = micron_spinand_init, > }; I would move the addition of .init = ... and the function definition to patch 3/5. The logic is: 1/ You introduce the feature 2/ You add support for new devices and use this feature > > const struct spinand_manufacturer micron_spinand_manufacturer = { Otherwise looks good. Thanks, Miquèl