Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp1374145ybv; Thu, 6 Feb 2020 03:02:26 -0800 (PST) X-Google-Smtp-Source: APXvYqwsy1sobKHjIcVnOFEiJsPOCemtzpg9sUGx8wW3SPVK41xGFVlb8pdEonM9Mp5nHzys4lEK X-Received: by 2002:a54:4396:: with SMTP id u22mr6557729oiv.128.1580986946550; Thu, 06 Feb 2020 03:02:26 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1580986946; cv=none; d=google.com; s=arc-20160816; b=hMaIe3LzWgJRuOc8FpLWIE/CB2srJaItXYNaYUdb51uxjGTSDiflr3QfEEuV8QAUlH ExBCz7VZp2WheA4ztsxxZa/mPCD9MpE6WHXQqCDNxd0L9A8lXW/kHXEtw5TAJjS2IEdf /kMMmHLz+SU5XSBsYnUwbcPUmzC3PGVBU1A5bY88atbuM11BBmiGJbw8+R7MlYBzlY4W +yPGtDB67SABxs+CKbkiGFF0M8sl17Iqcqusg5nGpIFwYJMEqRY2V3Sxg2xt5g+iDYcE zc0N6CXvBOQ3yinLdnewAZkcGIDv+iA5daW7yB6wn1ow+jjaM3aE5NcvEMv5M18UskA0 v5Cg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=UWdyHtqZK8vfIndcfQvcNNS3B5v8ddPMxqJbmaARG9A=; b=nv3qVj8VUc0kOLMRzj0TVm+YwxiqNRMFxC/7MX5TbNDjcKmE4Bm7IfOE/W62CarWK/ 0hR3+cjT7QnoFmYgtb1WG3cPPTfEzY3UfTcqVC+yGO4EbSzlRW0bRtlxSijqKQBuHU35 BFRXmKgbdZzf76d6HOu7igXV0t9o0FdDfUgi8HKaFVmcaYYu6qBCqGVe63KzPumMglCN EignRF8i9tVH3/7awhcEbHuIeT+Fg6tRcc9vLs0c6xfENCKITdxtlxCOdAwY2EzecVOk gP4OaScKLu84ivwR4a47LWXayQ1pkML4/6Dk85n8ORmAN3O+paiB88jyYrgoYqhuTqVO NaxA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=ZLUiQpNZ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f81si1862799oig.110.2020.02.06.03.02.13; Thu, 06 Feb 2020 03:02:26 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=ZLUiQpNZ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728023AbgBFIph (ORCPT + 99 others); Thu, 6 Feb 2020 03:45:37 -0500 Received: from mail-pl1-f193.google.com ([209.85.214.193]:42045 "EHLO mail-pl1-f193.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727851AbgBFIph (ORCPT ); Thu, 6 Feb 2020 03:45:37 -0500 Received: by mail-pl1-f193.google.com with SMTP id e8so2056959plt.9; Thu, 06 Feb 2020 00:45:36 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=UWdyHtqZK8vfIndcfQvcNNS3B5v8ddPMxqJbmaARG9A=; b=ZLUiQpNZ44ZYaSsRTZMxdPnlzRbK3vrnf1usZasUSoYBFERELz+eXjOlLNsrOgEFYg IQAY3bilMDjogR2fyUw1cktXKi5/ugoASQdQ8nR+R9gNrKNvm/v27oVdeoiXqSMwgD2K X0zt5Dlpyhehz0CpaWZ0pQxUb9vgbw4lom1CcUVp6MT7/i+5aHngy/Eic3VnRAm6PEBw Y9Ktfz1feMevsX4qFaqFpBEmkUK4FE3iIGu6+1QfjXr9QCfPy6lzdTzet/BOCzkmrXaI bEsKYQ4gN3mttBD/VyLv4HVUSzICgSKjIpoDHVd/LSUsTUOKwwSmgZtu6KHAvdFBce8d TGLg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=UWdyHtqZK8vfIndcfQvcNNS3B5v8ddPMxqJbmaARG9A=; b=eAQaPCAP5SQSRzxWSomSEB/+Lm1RGiOwTsqPqm+SyqCZIhb29bJZgTUI/H8lrtID1a WCRE7dCsE/0kb2tznSSSTkL+S681FsKKUEhXwzqMPiwgycLW4IZH3axW9uQYA2P08FgN Bl6CUpTCJy5o8M97UaZx8YOq81RJD1jthhhUA1/KJlTQ29Nu2H4jbL0OXZBn+7OY7afz 0QUGszBBNFPtgHZ7PBXISLnzCAgYQlHoXOs8tkQFFC+i0Z6wiO+wD07IEk93aQPpFLEi dioxMSKQdU8ZfWDeWuJBDn2PRacYXmRdukbmwQEo6+NnoG3vlRbD5LlBjTNUBgjlK03I aUOA== X-Gm-Message-State: APjAAAUJsSjiPhqC4UbmtSTA2vGGwK5PFv/ktDq5+CroAdN73cJ4fkMG RLf2XNlj6iQrNFQ/9HmwBhMOVqZSj7gt9g== X-Received: by 2002:a17:90a:a88f:: with SMTP id h15mr3064157pjq.32.1580978735923; Thu, 06 Feb 2020 00:45:35 -0800 (PST) Received: from localhost.localdomain ([240e:379:947:2855::fa3]) by smtp.gmail.com with ESMTPSA id 6sm2638370pgh.0.2020.02.06.00.45.27 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 06 Feb 2020 00:45:35 -0800 (PST) From: Chuanhong Guo To: linux-spi@vger.kernel.org Cc: Mark Brown , linux-kernel@vger.kernel.org, Rob Herring , Mark Rutland , devicetree@vger.kernel.org, Chuanhong Guo Subject: [PATCH resend 1/2] spi: add driver for ar934x spi controller Date: Thu, 6 Feb 2020 16:44:42 +0800 Message-Id: <20200206084443.209719-2-gch981213@gmail.com> X-Mailer: git-send-email 2.24.1 In-Reply-To: <20200206084443.209719-1-gch981213@gmail.com> References: <20200206084443.209719-1-gch981213@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds driver for SPI controller found in Qualcomm Atheros AR934x/QCA95xx SoCs. This controller is a superset of the already supported qca,ar7100-spi. Besides the bit-bang mode in spi-ath79.c, this new controller added a new "shift register" mode, allowing faster spi operations. Signed-off-by: Chuanhong Guo --- drivers/spi/Kconfig | 7 ++ drivers/spi/Makefile | 1 + drivers/spi/spi-ar934x.c | 230 +++++++++++++++++++++++++++++++++++++++ 3 files changed, 238 insertions(+) create mode 100644 drivers/spi/spi-ar934x.c diff --git a/drivers/spi/Kconfig b/drivers/spi/Kconfig index d6ed0c355954..0434614d8201 100644 --- a/drivers/spi/Kconfig +++ b/drivers/spi/Kconfig @@ -62,6 +62,13 @@ config SPI_ALTERA help This is the driver for the Altera SPI Controller. +config SPI_AR934X + tristate "Qualcomm Atheros AR934X/QCA95XX SPI controller driver" + depends on ATH79 || COMPILE_TEST + help + This enables support for the SPI controller present on the + Qualcomm Atheros AR934X/QCA95XX SoCs. + config SPI_ATH79 tristate "Atheros AR71XX/AR724X/AR913X SPI controller driver" depends on ATH79 || COMPILE_TEST diff --git a/drivers/spi/Makefile b/drivers/spi/Makefile index 9b65ec5afc5e..9892bdfab15e 100644 --- a/drivers/spi/Makefile +++ b/drivers/spi/Makefile @@ -14,6 +14,7 @@ obj-$(CONFIG_SPI_LOOPBACK_TEST) += spi-loopback-test.o # SPI master controller drivers (bus) obj-$(CONFIG_SPI_ALTERA) += spi-altera.o +obj-$(CONFIG_SPI_AR934X) += spi-ar934x.o obj-$(CONFIG_SPI_ARMADA_3700) += spi-armada-3700.o obj-$(CONFIG_SPI_ATMEL) += spi-atmel.o obj-$(CONFIG_SPI_ATMEL_QUADSPI) += atmel-quadspi.o diff --git a/drivers/spi/spi-ar934x.c b/drivers/spi/spi-ar934x.c new file mode 100644 index 000000000000..6b42382148ed --- /dev/null +++ b/drivers/spi/spi-ar934x.c @@ -0,0 +1,230 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * SPI controller driver for Qualcomm Atheros AR934x/QCA95xx SoCs + * + * Copyright (C) 2020 Chuanhong Guo + * + * Based on spi-mt7621.c: + * Copyright (C) 2011 Sergiy + * Copyright (C) 2011-2013 Gabor Juhos + * Copyright (C) 2014-2015 Felix Fietkau + */ + +#include +#include +#include +#include +#include +#include +#include + +#define DRIVER_NAME "spi-ar934x" + +#define AR934X_SPI_REG_FS 0x00 +#define AR934X_SPI_ENABLE BIT(0) + +#define AR934X_SPI_REG_CTRL 0x04 +#define AR934X_SPI_CLK_MASK GENMASK(5, 0) + +#define AR934X_SPI_DATAOUT 0x10 + +#define AR934X_SPI_REG_SHIFT_CTRL 0x14 +#define AR934X_SPI_SHIFT_EN BIT(31) +#define AR934X_SPI_SHIFT_CS(n) BIT(28 + (n)) +#define AR934X_SPI_SHIFT_TERM 26 +#define AR934X_SPI_SHIFT_VAL(cs, term, count) \ + (AR934X_SPI_SHIFT_EN | AR934X_SPI_SHIFT_CS(cs) | \ + (term) << AR934X_SPI_SHIFT_TERM | (count)) + +#define AR934X_SPI_DATAIN 0x18 + +struct ar934x_spi { + struct spi_controller *ctlr; + void __iomem *base; + struct clk *clk; + unsigned int clk_freq; +}; + +static inline int ar934x_spi_clk_div(struct ar934x_spi *sp, unsigned int freq) +{ + int div = DIV_ROUND_UP(sp->clk_freq, freq * 2) - 1; + + if (div < 0) + return 0; + else if (div > AR934X_SPI_CLK_MASK) + return -EINVAL; + else + return div; +} + +static int ar934x_spi_setup(struct spi_device *spi) +{ + struct ar934x_spi *sp = spi_controller_get_devdata(spi->master); + + if ((spi->max_speed_hz == 0) || + (spi->max_speed_hz > (sp->clk_freq / 2))) { + spi->max_speed_hz = sp->clk_freq / 2; + } else if (spi->max_speed_hz < (sp->clk_freq / 128)) { + dev_err(&spi->dev, "spi clock is too low\n"); + return -EINVAL; + } + + return 0; +} + +static int ar934x_spi_transfer_one(struct spi_controller *master, + struct spi_message *m) +{ + struct ar934x_spi *sp = spi_controller_get_devdata(master); + struct spi_transfer *t = NULL; + struct spi_device *spi = m->spi; + unsigned long trx_done, trx_cur; + int stat = 0; + u8 term = 0; + int div, i; + u32 reg; + const u8 *tx_buf; + u8 *buf; + + m->actual_length = 0; + list_for_each_entry(t, &m->transfers, transfer_list) { + if (t->speed_hz) + div = ar934x_spi_clk_div(sp, t->speed_hz); + else + div = ar934x_spi_clk_div(sp, spi->max_speed_hz); + if (div < 0) { + stat = -EIO; + goto msg_done; + } + + reg = ioread32(sp->base + AR934X_SPI_REG_CTRL); + reg &= ~AR934X_SPI_CLK_MASK; + reg |= div; + iowrite32(reg, sp->base + AR934X_SPI_REG_CTRL); + iowrite32(0, sp->base + AR934X_SPI_DATAOUT); + + for (trx_done = 0; trx_done < t->len; trx_done += 4) { + trx_cur = t->len - trx_done; + if (trx_cur > 4) + trx_cur = 4; + else if (list_is_last(&t->transfer_list, &m->transfers)) + term = 1; + + if (t->tx_buf) { + tx_buf = t->tx_buf + trx_done; + reg = tx_buf[0]; + for (i = 1; i < trx_cur; i++) + reg = reg << 8 | tx_buf[i]; + iowrite32(reg, sp->base + AR934X_SPI_DATAOUT); + } + + reg = AR934X_SPI_SHIFT_VAL(spi->chip_select, term, + trx_cur * 8); + iowrite32(reg, sp->base + AR934X_SPI_REG_SHIFT_CTRL); + stat = readl_poll_timeout( + sp->base + AR934X_SPI_REG_SHIFT_CTRL, reg, + !(reg & AR934X_SPI_SHIFT_EN), 0, 5); + if (stat < 0) + goto msg_done; + + if (t->rx_buf) { + reg = ioread32(sp->base + AR934X_SPI_DATAIN); + buf = t->rx_buf + trx_done; + for (i = 0; i < trx_cur; i++) { + buf[trx_cur - i - 1] = reg & 0xff; + reg >>= 8; + } + } + } + m->actual_length += t->len; + } + +msg_done: + m->status = stat; + spi_finalize_current_message(master); + + return 0; +} + +static const struct of_device_id ar934x_spi_match[] = { + { .compatible = "qca,ar934x-spi" }, + {}, +}; +MODULE_DEVICE_TABLE(of, ar934x_spi_match); + +static int ar934x_spi_probe(struct platform_device *pdev) +{ + struct spi_controller *ctlr; + struct ar934x_spi *sp; + void __iomem *base; + struct clk *clk; + int ret; + + base = devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(base)) + return PTR_ERR(base); + + clk = devm_clk_get(&pdev->dev, NULL); + if (IS_ERR(clk)) { + dev_err(&pdev->dev, "failed to get clock\n"); + return PTR_ERR(clk); + } + + ret = clk_prepare_enable(clk); + if (ret) + return ret; + + ctlr = spi_alloc_master(&pdev->dev, sizeof(*sp)); + if (!ctlr) { + dev_info(&pdev->dev, "failed to allocate spi controller\n"); + return -ENOMEM; + } + + iowrite32(AR934X_SPI_ENABLE, base + AR934X_SPI_REG_FS); + + ctlr->mode_bits = SPI_LSB_FIRST; + ctlr->setup = ar934x_spi_setup; + ctlr->transfer_one_message = ar934x_spi_transfer_one; + ctlr->bits_per_word_mask = SPI_BPW_MASK(8); + ctlr->dev.of_node = pdev->dev.of_node; + ctlr->num_chipselect = 3; + + dev_set_drvdata(&pdev->dev, ctlr); + + sp = spi_controller_get_devdata(ctlr); + sp->base = base; + sp->clk = clk; + sp->clk_freq = clk_get_rate(clk); + sp->ctlr = ctlr; + + return devm_spi_register_controller(&pdev->dev, ctlr); +} + +static int ar934x_spi_remove(struct platform_device *pdev) +{ + struct spi_controller *ctlr; + struct ar934x_spi *sp; + + ctlr = dev_get_drvdata(&pdev->dev); + sp = spi_controller_get_devdata(ctlr); + + clk_disable_unprepare(sp->clk); + + return 0; +} + +static struct platform_driver ar934x_spi_driver = { + .driver = { + .name = DRIVER_NAME, + .of_match_table = ar934x_spi_match, + }, + .probe = ar934x_spi_probe, + .remove = ar934x_spi_remove, +}; + +module_platform_driver(ar934x_spi_driver); + +MODULE_DESCRIPTION("SPI controller driver for Qualcomm Atheros AR934x/QCA95xx"); +MODULE_AUTHOR("Chuanhong Guo "); +MODULE_LICENSE("GPL v2"); +MODULE_ALIAS("platform:" DRIVER_NAME); -- 2.24.1