Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp5328337ybv; Tue, 11 Feb 2020 13:36:35 -0800 (PST) X-Google-Smtp-Source: APXvYqxactZDrdbzoQfs6KkL9PMpcw7NZWoap5zd36IkhNQOtIEWiwOXoMj9BXKu8J7iupzOpJu1 X-Received: by 2002:a05:6808:312:: with SMTP id i18mr4350018oie.44.1581456995641; Tue, 11 Feb 2020 13:36:35 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1581456995; cv=none; d=google.com; s=arc-20160816; b=Ln6HRVv+q9glyGcknD1ceGCIVAlX7yHsyBAqNwALueQBfm3cRnWas+mz/Udzjh5ZGD sQDkZsGWDhWeYFS7uVeQhE1t7DHRnIkdye6DWmqC678pQCnskrPFuV2b3wv9HJb6nPRi +7JeiWhPvT6Z7GBiMp+zfsuqX04DxJ5OyO5Oe/ai3VRU3kHBg6mCTko9YOXCCEpB2JxP ZLh6l4x/Jd749X1J5+a+IfNIK2Mohsuff/fnku4u+Yv57fy8Nd2yxfkZWG4Fqy5P5GW2 XmY417ptSjM3WDm6VWVaw3aiQUzpR5zu+iLndHvhlH/lWzNGaPPKIZLXvaXKpB2WePuY CeEQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=kMDxtiPt7MUj7I2aS/sLb3N3B/6QCZXnfnY55GNTLRM=; b=ulEwRwUNWc6QTgyr/n4DKOCer7mMagX1g1+97G6t+34ujou9WzyhbalJBfU3hIOcue Z7W3wCVHlsPbFoW+85/SJ2tr4VfPNzBhcZBi4SHDhLW8oszknrldzv65922BVywbxIai v/NI6axwBmxmSs5uMrVxqFB5xKffwtJwB3mnaa7ud+KflPNlSaMiv9mj7C8lXwJ/MHaL TXt758A2jRO9IR0XfQ6GKYbCEk1UMMmvmIAOup7JFM/SPqW6IFxE2Po6Lr2DDPbP5FyX ZjGN2ybRXhRqChuouzY83Q02cSJQTSrFSm4ezEjDsSOTNOEqUj+DnO/ai4lDz9/7xPq+ e57g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g10si2482394otn.12.2020.02.11.13.36.24; Tue, 11 Feb 2020 13:36:35 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731448AbgBKSqG (ORCPT + 99 others); Tue, 11 Feb 2020 13:46:06 -0500 Received: from foss.arm.com ([217.140.110.172]:52288 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729445AbgBKSqF (ORCPT ); Tue, 11 Feb 2020 13:46:05 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 939771FB; Tue, 11 Feb 2020 10:46:04 -0800 (PST) Received: from e108754-lin.cambridge.arm.com (e108754-lin.cambridge.arm.com [10.1.198.52]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id 620113F68F; Tue, 11 Feb 2020 10:46:02 -0800 (PST) From: Ionela Voinescu To: catalin.marinas@arm.com, will@kernel.org, mark.rutland@arm.com, maz@kernel.org, suzuki.poulose@arm.com, sudeep.holla@arm.com, lukasz.luba@arm.com, valentin.schneider@arm.com, rjw@rjwysocki.net, ionela.voinescu@arm.com Cc: peterz@infradead.org, mingo@redhat.com, vincent.guittot@linaro.org, viresh.kumar@linaro.org, linux-arm-kernel@lists.infradead.org, linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, linux-pm@vger.kernel.org Subject: [PATCH v3 0/7] arm64: ARMv8.4 Activity Monitors support Date: Tue, 11 Feb 2020 18:45:35 +0000 Message-Id: <20200211184542.29585-1-ionela.voinescu@arm.com> X-Mailer: git-send-email 2.17.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org These patches introduce support for the Activity Monitors Unit (AMU) CPU extension, an optional extension in ARMv8.4 CPUs. This provides performance counters intended for system management use. Two of these counters are then used to compute the frequency scale correction factor needed to achieve frequency invariance. With the CONFIG_ARM64_AMU_EXTN enabled and lacking the disable_amu kernel parameter, the kernel is able to safely run a mix of CPUs with and without support for the AMU extension. The AMU capability is unconditionally enabled in the kernel as to allow any late CPU to use the feature: the cpu_enable function will be called for all CPUs that match the criteria, including secondary and hotplugged CPUs, marking this feature as present on that respective CPU. To be noted that firmware must implement AMU support when running on CPUs that present the activity monitors extension: allow access to the registers from lower exception levels, enable the counters, implement save and restore functionality. More details can be found in the documentation. Given that the activity counters inform on activity on the CPUs, and that not all CPUs might implement the extension, for functional and security reasons, it's best to disable access to the AMU registers from userspace (EL0) and KVM guests. In the last patch of the series, two of the AMU counters are used to compute the frequency scale factor needed to achieve frequency invariance of signals in the scheduler, based on an interface added to support counter-based frequency invariance - arch_scale_freq_tick. The interface and update point for the counter-based frequency scale factor is based on the similar approach in the patch that introduces frequency invariance for x86 [1]. The current series is based on tip/sched/core. Testing: - Build tested for multiple architectures and defconfigs. - AMU feature detection, EL0 and KVM guest access to AMU registers, feature support in firmware (version 1.5 and later of the ARM Trusted Firmware) was tested on an Armv8-A Base Platform FVP: Architecture Envelope Model [2] (supports version 8.0 to 8.5), with the following configurations: cluster0.has_arm_v8-4=1 cluster1.has_arm_v8-4=1 cluster0.has_amu=1 cluster1.has_amu=1 v2 -> v3: - v2 can be found at [4] - [1/7] used cpumask instead of per-cpu variable to flag AMU presence as; introduced disable_amu kernel parameter; removed ftr_id_pfr0 AMU bits - recommended by Suzuki. - [2/7] replaced obscure label as recommended by Valentin. - [3/7] clarified activate_traps_vhe comment - [4/7] dropped changes in arm64/cpu-feature-registers.txt; removed use of variable names - recommended by Suzuki - previous [5/6] - dropped as [1] as added to tip/sched/core - [5/7] new patch introduced to cleanly obtain maximum hardware frequency from cpufreq - [6/7] (previously [6/6]): - Removed use of workqueues by limiting the validation work done on each cpu to the setting of the reference per-cpu counter variables. This is now called directly from cpu_enable (cpufeature.c). Also, further CPU, policy and system validation is done in a late_initcall_sync function - waits for deferred probe work to finish as well to ensure the maximum frequency is set by either cpufreq drivers or platform drivers - recommended by Lukasz. - Improved AMU use detection for CPUs in arch_set_freq_scale - recommended by Lukasz. - Properly validated arch_max_freq_scale and added detailed documentation for how arch_max_freq_scale and freq_scale are obtained based on counters - recommended by Valentin. - Overall - limited tight coupling between AMU use and cpufreq (use of maximum frequency information and policy validation). - [7/7] introduced patch to warn if arch_timer_rate is too low - functionality provided by Valentin. v1 -> v2: - v1 can be found at [3] - Added patches that use the counters for the scheduler's frequency invariance engine - In patch arm64: add support for the AMU extension v1 - - Defined an accessor function cpu_has_amu_feat to allow a read of amu_feat only from the current CPU, to ensure the safe use of the per-cpu variable for the current user (arm64 topology driver) and future users. - Modified type of amu_feat from bool to u8 to satisfy sparse checker's warning 'expression using sizeof _Bool [sparse]', as the size of bool is compiler dependent. [1] https://lore.kernel.org/lkml/20200122151617.531-1-ggherdovich@suse.cz/ [2] https://developer.arm.com/tools-and-software/simulation-models/fixed-virtual-platforms [3] https://lore.kernel.org/lkml/20190917134228.5369-1-ionela.voinescu@arm.com/ [4] https://lore.kernel.org/lkml/20191218182607.21607-1-ionela.voinescu@arm.com/ Ionela Voinescu (6): arm64: add support for the AMU extension v1 arm64: trap to EL1 accesses to AMU counters from EL0 arm64/kvm: disable access to AMU registers from kvm guests Documentation: arm64: document support for the AMU extension cpufreq: add function to get the hardware max frequency arm64: use activity monitors for frequency invariance Valentin Schneider (1): clocksource/drivers/arm_arch_timer: validate arch_timer_rate .../admin-guide/kernel-parameters.txt | 10 + Documentation/arm64/amu.rst | 114 +++++++++++ Documentation/arm64/booting.rst | 14 ++ Documentation/arm64/index.rst | 1 + arch/arm64/Kconfig | 31 +++ arch/arm64/include/asm/assembler.h | 10 + arch/arm64/include/asm/cpucaps.h | 3 +- arch/arm64/include/asm/cpufeature.h | 5 + arch/arm64/include/asm/kvm_arm.h | 1 + arch/arm64/include/asm/sysreg.h | 38 ++++ arch/arm64/include/asm/topology.h | 16 ++ arch/arm64/kernel/cpufeature.c | 101 ++++++++++ arch/arm64/kernel/topology.c | 185 ++++++++++++++++++ arch/arm64/kvm/hyp/switch.c | 14 +- arch/arm64/kvm/sys_regs.c | 93 ++++++++- arch/arm64/mm/proc.S | 3 + drivers/base/arch_topology.c | 8 + drivers/clocksource/arm_arch_timer.c | 18 +- drivers/cpufreq/cpufreq.c | 20 ++ include/linux/cpufreq.h | 5 + include/linux/topology.h | 7 + 21 files changed, 690 insertions(+), 7 deletions(-) create mode 100644 Documentation/arm64/amu.rst base-commit: 25ac227a25ac946e0356772012398cd1710a8bab -- 2.17.1