Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp5667581ybv; Tue, 11 Feb 2020 21:14:24 -0800 (PST) X-Google-Smtp-Source: APXvYqy3w39zW1cb/JOuPOcmA6Xa70v07Ncgpk1903wRk1m6dLGXVik6fYA7OjiZnFnwRxXcwNln X-Received: by 2002:a9d:7852:: with SMTP id c18mr7552945otm.247.1581484464573; Tue, 11 Feb 2020 21:14:24 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1581484464; cv=none; d=google.com; s=arc-20160816; b=f0t3ujdPy48k8dvurkZ3aIdLdhDp5mYm6gArTKKrZOOsfYj9aZowssLT4fIugcUzvb gkiHajGgQ0uNInhWoJG8IeiIkpJWABQM4kLRzDOzrDr0AZZbn7uIDZujwd50aC2tu5Xp mubJCRPvTylBPloGUXkHQ+iYwvuX6LSdnZc5vnFkx/bDlF5g8Bp1ySvbV4gaQlO2ksxi fqiT1GYBaNyYEEftjrhwRZenstX3rNqygF6hQYlIEVKagRTyVBd+tu5HVmLdg8TWdid6 KlkznOHSwgIooyLIABbanT05BLYtU7HnILetobsyk8KycOWboYp9fcnM81q7C3wXif/U WmNw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=Y3fzHt3qCYzwFUp+l6a3Bc8fRcXaZgeptW6UnJv0XZM=; b=ibJEU7owoilQFkSxgCU21Jh6WiVeuc27OFVRxgBWLT4w90zKgpIV2INnfipY9qPptI qWlyL75RuQM1KivVhfbUURP0GlqnUzELFr/yUGDgdG4GebmVs/i2qDFgwQ4kokSOuAKi DUP4KtmFi0bYCJh1JVxtaACCXrFAMqTx/5CuHKB2ruI4pMZql3YMDBczOANlT6vCjnuf LQwNSXKnZldmDN1qCbLxuobpJnJmcHKH56fO9gMdu+BAHx1pPX+06auExXjDcaM7ay74 dUqqqmEdcG0EqeVUxGJ8WFX0JHzhUXqi64fVnZx/JW/8SajNre3nn8QdJ6PkS409dE50 h0Aw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@brainfault-org.20150623.gappssmtp.com header.s=20150623 header.b="zd0M/IZa"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k9si2668603oiw.262.2020.02.11.21.14.11; Tue, 11 Feb 2020 21:14:24 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@brainfault-org.20150623.gappssmtp.com header.s=20150623 header.b="zd0M/IZa"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726470AbgBLFNz (ORCPT + 99 others); Wed, 12 Feb 2020 00:13:55 -0500 Received: from mail-wr1-f66.google.com ([209.85.221.66]:41834 "EHLO mail-wr1-f66.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725601AbgBLFNz (ORCPT ); Wed, 12 Feb 2020 00:13:55 -0500 Received: by mail-wr1-f66.google.com with SMTP id c9so559420wrw.8 for ; Tue, 11 Feb 2020 21:13:51 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=brainfault-org.20150623.gappssmtp.com; s=20150623; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=Y3fzHt3qCYzwFUp+l6a3Bc8fRcXaZgeptW6UnJv0XZM=; b=zd0M/IZaBOrfMRA0OhthGXYrJ9/h+Hb7RH3qpRhGmqoAfBk7iQNKKXgrIytQAN6jtA qhb/SdOEng3k9Mk1+tBUW9klmQimzuHxmm8ORoAL30V3ebfgUVdmUwTOhZyKa6/ZUuVj FVzWtNunADcTqarjNRqlLOC6DjRjqumAUQzdQ4jYVuI87md+ww+e4s9Fdlr8E1H/iEUR 8e1jWSp/zOwtz67TpvIVY/YosO7P2EbnFm59b/z8Of50H4L5/beTTJTlZmls0u2qrqBv 7cDVo9zdhlPFt9HlpwflncTCoHo4igCbQLDJ5/v4E08zRLT3h4UqygMK8msgW61de5TN 1rNA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=Y3fzHt3qCYzwFUp+l6a3Bc8fRcXaZgeptW6UnJv0XZM=; b=ERFj1PrrH2Vyee3monzw5FwHGsWaJN4RaCgxXBEwCeiwvdTd3oo+W7vSrTrTllqZcc mq1yh6QF/F5mJV4qoCkB1NL8szmKMGYBnFRJ/KTdA01SR16qQNqutZuemgmSbKC/XU2A UiBWJ6VXHeWkp41CP6eOMAP6sk2/URGFozmY4BtCwnJ6ePv5hSUcWFqbIlNdLCd7qDj/ 2Mzwx5PuQimeL4i5dC1EretdqkV6G0Ihsdp2XCNaU4biN10rcxVIDmGIvBvDyg3jDkpD mIPYrxj9uOAVpEjrdPg0eP+EaCA8mY+9rQp5IVhNkJbXm9ejyru4CE7PVtZfNGbAf8ue Tn0w== X-Gm-Message-State: APjAAAX94ZZJvIYFrL/8eMDX98QTLI+5i8zyqorN/2ObkaI4odBEUmai AwAXPceWfvUzbKL9go/Ca3d7y7VBq7CY/kg3+TUwVQ== X-Received: by 2002:a5d:5345:: with SMTP id t5mr13921853wrv.0.1581484430702; Tue, 11 Feb 2020 21:13:50 -0800 (PST) MIME-Version: 1.0 References: <20200212014822.28684-1-atish.patra@wdc.com> <20200212014822.28684-12-atish.patra@wdc.com> In-Reply-To: <20200212014822.28684-12-atish.patra@wdc.com> From: Anup Patel Date: Wed, 12 Feb 2020 10:43:39 +0530 Message-ID: Subject: Re: [PATCH v8 11/11] RISC-V: Support cpu hotplug To: Atish Patra Cc: "linux-kernel@vger.kernel.org List" , Albert Ou , Allison Randal , Borislav Petkov , Daniel Lezcano , "Eric W. Biederman" , Geert Uytterhoeven , Heiko Carstens , Jason Cooper , Kees Cook , linux-riscv , Mao Han , Marc Zyngier , Marek Szyprowski , Michael Ellerman , Mike Rapoport , Palmer Dabbelt , Paul Walmsley , Thomas Gleixner , Vincent Chen Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, Feb 12, 2020 at 7:21 AM Atish Patra wrote: > > This patch enable support for cpu hotplug in RISC-V. It uses SBI HSM > extension to online/offline any hart. As a result, the harts are > returned to firmware once they are offline. If the harts are brought > online afterwards, they re-enter Linux kernel as if a secondary hart > booted for the first time. All booting requirements are honored during > this process. > > Tested both on QEMU and HighFive Unleashed board with. Test result follows. > > --------------------------------------------------- > Offline cpu 2 > --------------------------------------------------- > $ echo 0 > /sys/devices/system/cpu/cpu2/online > [ 32.828684] CPU2: off > $ cat /proc/cpuinfo > processor : 0 > hart : 0 > isa : rv64imafdcsu > mmu : sv48 > > processor : 1 > hart : 1 > isa : rv64imafdcsu > mmu : sv48 > > processor : 3 > hart : 3 > isa : rv64imafdcsu > mmu : sv48 > > processor : 4 > hart : 4 > isa : rv64imafdcsu > mmu : sv48 > > processor : 5 > hart : 5 > isa : rv64imafdcsu > mmu : sv48 > > processor : 6 > hart : 6 > isa : rv64imafdcsu > mmu : sv48 > > processor : 7 > hart : 7 > isa : rv64imafdcsu > mmu : sv48 > > --------------------------------------------------- > online cpu 2 > --------------------------------------------------- > $ echo 1 > /sys/devices/system/cpu/cpu2/online > $ cat /proc/cpuinfo > processor : 0 > hart : 0 > isa : rv64imafdcsu > mmu : sv48 > > processor : 1 > hart : 1 > isa : rv64imafdcsu > mmu : sv48 > > processor : 2 > hart : 2 > isa : rv64imafdcsu > mmu : sv48 > > processor : 3 > hart : 3 > isa : rv64imafdcsu > mmu : sv48 > > processor : 4 > hart : 4 > isa : rv64imafdcsu > mmu : sv48 > > processor : 5 > hart : 5 > isa : rv64imafdcsu > mmu : sv48 > > processor : 6 > hart : 6 > isa : rv64imafdcsu > mmu : sv48 > > processor : 7 > hart : 7 > isa : rv64imafdcsu > mmu : sv48 > > Signed-off-by: Atish Patra > --- > arch/riscv/Kconfig | 12 ++++- > arch/riscv/include/asm/cpu_ops.h | 12 +++++ > arch/riscv/include/asm/smp.h | 17 +++++++ > arch/riscv/kernel/Makefile | 1 + > arch/riscv/kernel/cpu-hotplug.c | 87 ++++++++++++++++++++++++++++++++ > arch/riscv/kernel/cpu_ops_sbi.c | 34 +++++++++++++ > arch/riscv/kernel/setup.c | 19 ++++++- > 7 files changed, 180 insertions(+), 2 deletions(-) > create mode 100644 arch/riscv/kernel/cpu-hotplug.c > > diff --git a/arch/riscv/Kconfig b/arch/riscv/Kconfig > index 2afe1382dc36..ffd9f4dbd4fc 100644 > --- a/arch/riscv/Kconfig > +++ b/arch/riscv/Kconfig > @@ -22,7 +22,6 @@ config RISCV > select CLONE_BACKWARDS > select COMMON_CLK > select GENERIC_CLOCKEVENTS > - select GENERIC_CPU_DEVICES > select GENERIC_IRQ_SHOW > select GENERIC_PCI_IOMAP > select GENERIC_SCHED_CLOCK > @@ -247,6 +246,17 @@ config NR_CPUS > depends on SMP > default "8" > > +config HOTPLUG_CPU > + bool "Support for hot-pluggable CPUs" > + depends on SMP > + select GENERIC_IRQ_MIGRATION > + help > + > + Say Y here to experiment with turning CPUs off and on. CPUs > + can be controlled through /sys/devices/system/cpu. > + > + Say N if you want to disable CPU hotplug. > + > choice > prompt "CPU Tuning" > default TUNE_GENERIC > diff --git a/arch/riscv/include/asm/cpu_ops.h b/arch/riscv/include/asm/cpu_ops.h > index 7db276284009..df92d20e3a50 100644 > --- a/arch/riscv/include/asm/cpu_ops.h > +++ b/arch/riscv/include/asm/cpu_ops.h > @@ -18,12 +18,24 @@ > * is a mechanism for doing so, tests whether it is > * possible to boot the given HART. > * @cpu_start: Boots a cpu into the kernel. > + * @cpu_disable: Prepares a cpu to die. May fail for some > + * mechanism-specific reason, which will cause the hot > + * unplug to be aborted. Called from the cpu to be killed. > + * @cpu_stop: Makes a cpu leave the kernel. Must not fail. Called from > + * the cpu being stopped. > + * @cpu_is_stopped: Ensures a cpu has left the kernel. Called from another > + * cpu. > */ > struct cpu_operations { > const char *name; > int (*cpu_prepare)(unsigned int cpu); > int (*cpu_start)(unsigned int cpu, > struct task_struct *tidle); > +#ifdef CONFIG_HOTPLUG_CPU > + int (*cpu_disable)(unsigned int cpu); > + void (*cpu_stop)(void); > + int (*cpu_is_stopped)(unsigned int cpu); > +#endif > }; > > extern const struct cpu_operations *cpu_ops[NR_CPUS]; > diff --git a/arch/riscv/include/asm/smp.h b/arch/riscv/include/asm/smp.h > index 023f74fb8b3b..f4c7cfda6b7f 100644 > --- a/arch/riscv/include/asm/smp.h > +++ b/arch/riscv/include/asm/smp.h > @@ -43,6 +43,13 @@ void riscv_cpuid_to_hartid_mask(const struct cpumask *in, struct cpumask *out); > */ > #define raw_smp_processor_id() (current_thread_info()->cpu) > > +#if defined CONFIG_HOTPLUG_CPU > +int __cpu_disable(void); > +void __cpu_die(unsigned int cpu); > +void cpu_stop(void); > +#else > +#endif /* CONFIG_HOTPLUG_CPU */ > + > #else > > static inline void show_ipi_stats(struct seq_file *p, int prec) > @@ -69,4 +76,14 @@ static inline void riscv_cpuid_to_hartid_mask(const struct cpumask *in, > } > > #endif /* CONFIG_SMP */ > + > +#if defined(CONFIG_HOTPLUG_CPU) && (CONFIG_SMP) > +bool cpu_has_hotplug(unsigned int cpu); > +#else > +static inline bool cpu_has_hotplug(unsigned int cpu) > +{ > + return false; > +} > +#endif > + > #endif /* _ASM_RISCV_SMP_H */ > diff --git a/arch/riscv/kernel/Makefile b/arch/riscv/kernel/Makefile > index a0be34b96846..9601ac907f70 100644 > --- a/arch/riscv/kernel/Makefile > +++ b/arch/riscv/kernel/Makefile > @@ -47,5 +47,6 @@ obj-$(CONFIG_RISCV_SBI) += sbi.o > ifeq ($(CONFIG_RISCV_SBI), y) > obj-$(CONFIG_SMP) += cpu_ops_sbi.o > endif > +obj-$(CONFIG_HOTPLUG_CPU) += cpu-hotplug.o > > clean: > diff --git a/arch/riscv/kernel/cpu-hotplug.c b/arch/riscv/kernel/cpu-hotplug.c > new file mode 100644 > index 000000000000..2a37cfb6eb46 > --- /dev/null > +++ b/arch/riscv/kernel/cpu-hotplug.c > @@ -0,0 +1,87 @@ > +// SPDX-License-Identifier: GPL-2.0 > +/* > + * Copyright (C) 2018 Western Digital Corporation or its affiliates. Use Copyright (C) 2020 > + */ > + > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > + > +void cpu_stop(void); > +void arch_cpu_idle_dead(void) > +{ > + cpu_stop(); > +} > + > +bool cpu_has_hotplug(unsigned int cpu) > +{ > + if (cpu_ops[cpu]->cpu_stop) > + return true; > + > + return false; > +} > + > +/* > + * __cpu_disable runs on the processor to be shutdown. > + */ > +int __cpu_disable(void) > +{ > + int ret = 0; > + unsigned int cpu = smp_processor_id(); > + > + if (!cpu_ops[cpu] || !cpu_ops[cpu]->cpu_stop) > + return -EOPNOTSUPP; > + > + if (cpu_ops[cpu]->cpu_disable) > + ret = cpu_ops[cpu]->cpu_disable(cpu); > + > + if (ret) > + return ret; > + > + remove_cpu_topology(cpu); > + set_cpu_online(cpu, false); > + irq_migrate_all_off_this_cpu(); > + > + return ret; > +} > + > +/* > + * Called on the thread which is asking for a CPU to be shutdown. > + */ > +void __cpu_die(unsigned int cpu) > +{ > + int ret = 0; > + > + if (!cpu_wait_death(cpu, 5)) { > + pr_err("CPU %u: didn't die\n", cpu); > + return; > + } > + pr_notice("CPU%u: off\n", cpu); > + > + /* Verify from the firmware if the cpu is really stopped*/ > + if (cpu_ops[cpu]->cpu_is_stopped) > + ret = cpu_ops[cpu]->cpu_is_stopped(cpu); > + if (ret) > + pr_warn("CPU%d may not have stopped: %d\n", cpu, ret); > +} > + > +/* > + * Called from the idle thread for the CPU which has been shutdown. > + */ > +void cpu_stop(void) > +{ > + idle_task_exit(); > + > + (void)cpu_report_death(); > + > + cpu_ops[smp_processor_id()]->cpu_stop(); > + /* It should never reach here */ > + BUG(); > +} > diff --git a/arch/riscv/kernel/cpu_ops_sbi.c b/arch/riscv/kernel/cpu_ops_sbi.c > index 31487a80c3b8..3f77db8a256a 100644 > --- a/arch/riscv/kernel/cpu_ops_sbi.c > +++ b/arch/riscv/kernel/cpu_ops_sbi.c > @@ -72,8 +72,42 @@ static int sbi_cpu_prepare(unsigned int cpuid) > return 0; > } > > +#ifdef CONFIG_HOTPLUG_CPU > +static int sbi_cpu_disable(unsigned int cpuid) > +{ > + if (!cpu_ops_sbi.cpu_stop) > + return -EOPNOTSUPP; > + return 0; > +} > + > +static void sbi_cpu_stop(void) > +{ > + int ret; > + > + ret = sbi_hsm_hart_stop(); > + pr_crit("Unable to stop the cpu %u (%d)\n", smp_processor_id(), ret); > +} > + > +static int sbi_cpu_is_stopped(unsigned int cpuid) > +{ > + int rc; > + int hartid = cpuid_to_hartid_map(cpuid); > + > + rc = sbi_hsm_hart_get_status(hartid); > + > + if (rc == SBI_HSM_HART_STATUS_NOT_AVAILABLE) > + return 0; > + return rc; > +} > +#endif > + > const struct cpu_operations cpu_ops_sbi = { > .name = "sbi", > .cpu_prepare = sbi_cpu_prepare, > .cpu_start = sbi_cpu_start, > +#ifdef CONFIG_HOTPLUG_CPU > + .cpu_disable = sbi_cpu_disable, > + .cpu_stop = sbi_cpu_stop, > + .cpu_is_stopped = sbi_cpu_is_stopped, > +#endif > }; > diff --git a/arch/riscv/kernel/setup.c b/arch/riscv/kernel/setup.c > index 64d17cbae66b..21543a732a3d 100644 > --- a/arch/riscv/kernel/setup.c > +++ b/arch/riscv/kernel/setup.c > @@ -16,12 +16,13 @@ > #include > #include > #include > +#include > > #include > +#include > #include > #include > #include > -#include > #include > #include > #include > @@ -42,6 +43,7 @@ struct screen_info screen_info = { > /* The lucky hart to first increment this variable will boot the other cores */ > atomic_t hart_lottery; > unsigned long boot_cpu_hartid; > +static DEFINE_PER_CPU(struct cpu, cpu_devices); > > void __init parse_dtb(void) > { > @@ -89,3 +91,18 @@ void __init setup_arch(char **cmdline_p) > > riscv_fill_hwcap(); > } > + > +static int __init topology_init(void) > +{ > + int i; > + > + for_each_possible_cpu(i) { > + struct cpu *cpu = &per_cpu(cpu_devices, i); > + > + cpu->hotpluggable = cpu_has_hotplug(i); > + register_cpu(cpu, i); > + } > + > + return 0; > +} > +subsys_initcall(topology_init); > -- > 2.24.0 > Looks good to me. Reviewed-by: Anup Patel Regards, Anup