Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp696718ybv; Thu, 13 Feb 2020 07:56:44 -0800 (PST) X-Google-Smtp-Source: APXvYqxRno6mO/OatHJsIsIwJBIN4c4Z5j/+uUCcdZe98iyu792QhTs0xm+NOwcE7+oD4/jnUa8n X-Received: by 2002:aca:b703:: with SMTP id h3mr3370430oif.148.1581609404530; Thu, 13 Feb 2020 07:56:44 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1581609404; cv=none; d=google.com; s=arc-20160816; b=ffPEjD5LQZSSd74jh41RJ0I3Py19xIfncdcg4Cl4+pBo+QQHzYc2Lz3KgT9c9LNFZe H5YFEoBGNHfM73BBGmJGaNqW799zccaqIwZrJPaJgRABymaZYgjO2IMTtQpoNjaY2Ffg 8GdvDbQrWboVLvo533ZjzP4geZDo1j2rTTvW4j7ruukrYY3VurLky9Q7PEYoOEMmP0gl FSOgbuoWz8TDj5JZ6yuZiLXoKDxllL6f1lhQSSQUFz9fgM7KeHOuK+aKlQPt2zDbsi2x YY04b5+yxHcGMyZ3onKjiHWi4PisO415lyJuEm/4ivd6r1cHPvQfu1aGhj/dE221Y43z j7vA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=61Q0vzZmm6EaAhURILgJxtW+XS1wA/F3toH5KV3+y+Y=; b=jay9VeI2w7xtfgVJa60g70sZ/xxPUwYEQJ2LNHaacEirzs2WfcvzCKamOvd9uAxmBy wqrp+BfVSQTldQ/Nyo5HqAtZrvFyAxSEckgphKHqIWibvAjBYUFi7IeNurFS+EjWDzQj O1ML8yVcVkSbzB5/tb/KWxfHSQdQ+SKoRvfD5mUvd+i84fJVMowHSK2RW4ZjqMrz8T9B +3PkoaAjQIB6Y7lYC86lUMzD6zwUBQbhxkWlKWk0ueB6NGGsAnXJP7IdpHaUEDrZeyxG ey9movj/vxl0/HrQvhgyp72fM1t26CW40vqwJs64pZH0L5po2TgNfQ+/nj7WkBQcCgzI 9VGg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2DrzTEqC; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w202si1423585oif.121.2020.02.13.07.56.31; Thu, 13 Feb 2020 07:56:44 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2DrzTEqC; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729005AbgBMPZ1 (ORCPT + 99 others); Thu, 13 Feb 2020 10:25:27 -0500 Received: from mail.kernel.org ([198.145.29.99]:35940 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728508AbgBMPXw (ORCPT ); Thu, 13 Feb 2020 10:23:52 -0500 Received: from localhost (unknown [104.132.1.104]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id EC52E2469A; Thu, 13 Feb 2020 15:23:50 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1581607431; bh=RH5xBxZPRjFSo1vkgEfk5poDwjzp/ocBf+yyxsIgywc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=2DrzTEqCUDvyrMpfTNULlGhiSVTSPrTWTOfWVFyGe+LROW1sXaxFGvmYiFGxUItP7 gKKbdCdykUocEYN07Kx056xDwVoMXJLXMWk9TO7VFM4TVdTJc98vj7OJE4dfQR5lwF Ote+0cPFwK1s9EIBieA/jKs3UBU+vM6HjaRva3N8= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Tudor Ambarus , Herbert Xu Subject: [PATCH 4.9 037/116] crypto: atmel-aes - Fix counter overflow in CTR mode Date: Thu, 13 Feb 2020 07:19:41 -0800 Message-Id: <20200213151857.597907343@linuxfoundation.org> X-Mailer: git-send-email 2.25.0 In-Reply-To: <20200213151842.259660170@linuxfoundation.org> References: <20200213151842.259660170@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Tudor Ambarus commit 781a08d9740afa73357f1a60d45d7c93d7cca2dd upstream. 32 bit counter is not supported by neither of our AES IPs, all implement a 16 bit block counter. Drop the 32 bit block counter logic. Fixes: fcac83656a3e ("crypto: atmel-aes - fix the counter overflow in CTR mode") Signed-off-by: Tudor Ambarus Signed-off-by: Herbert Xu Signed-off-by: Greg Kroah-Hartman --- drivers/crypto/atmel-aes.c | 37 ++++++++++++------------------------- 1 file changed, 12 insertions(+), 25 deletions(-) --- a/drivers/crypto/atmel-aes.c +++ b/drivers/crypto/atmel-aes.c @@ -87,7 +87,6 @@ struct atmel_aes_caps { bool has_dualbuff; bool has_cfb64; - bool has_ctr32; bool has_gcm; u32 max_burst_size; }; @@ -923,8 +922,9 @@ static int atmel_aes_ctr_transfer(struct struct atmel_aes_ctr_ctx *ctx = atmel_aes_ctr_ctx_cast(dd->ctx); struct ablkcipher_request *req = ablkcipher_request_cast(dd->areq); struct scatterlist *src, *dst; - u32 ctr, blocks; size_t datalen; + u32 ctr; + u16 blocks, start, end; bool use_dma, fragmented = false; /* Check for transfer completion. */ @@ -936,27 +936,17 @@ static int atmel_aes_ctr_transfer(struct datalen = req->nbytes - ctx->offset; blocks = DIV_ROUND_UP(datalen, AES_BLOCK_SIZE); ctr = be32_to_cpu(ctx->iv[3]); - if (dd->caps.has_ctr32) { - /* Check 32bit counter overflow. */ - u32 start = ctr; - u32 end = start + blocks - 1; - - if (end < start) { - ctr |= 0xffffffff; - datalen = AES_BLOCK_SIZE * -start; - fragmented = true; - } - } else { - /* Check 16bit counter overflow. */ - u16 start = ctr & 0xffff; - u16 end = start + (u16)blocks - 1; - - if (blocks >> 16 || end < start) { - ctr |= 0xffff; - datalen = AES_BLOCK_SIZE * (0x10000-start); - fragmented = true; - } + + /* Check 16bit counter overflow. */ + start = ctr & 0xffff; + end = start + blocks - 1; + + if (blocks >> 16 || end < start) { + ctr |= 0xffff; + datalen = AES_BLOCK_SIZE * (0x10000 - start); + fragmented = true; } + use_dma = (datalen >= ATMEL_AES_DMA_THRESHOLD); /* Jump to offset. */ @@ -1926,7 +1916,6 @@ static void atmel_aes_get_cap(struct atm { dd->caps.has_dualbuff = 0; dd->caps.has_cfb64 = 0; - dd->caps.has_ctr32 = 0; dd->caps.has_gcm = 0; dd->caps.max_burst_size = 1; @@ -1935,14 +1924,12 @@ static void atmel_aes_get_cap(struct atm case 0x500: dd->caps.has_dualbuff = 1; dd->caps.has_cfb64 = 1; - dd->caps.has_ctr32 = 1; dd->caps.has_gcm = 1; dd->caps.max_burst_size = 4; break; case 0x200: dd->caps.has_dualbuff = 1; dd->caps.has_cfb64 = 1; - dd->caps.has_ctr32 = 1; dd->caps.has_gcm = 1; dd->caps.max_burst_size = 4; break;