Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp2279715ybv; Fri, 14 Feb 2020 15:22:04 -0800 (PST) X-Google-Smtp-Source: APXvYqykPsl1xz14ln+PijCjbuQeeAdMo1zrvLGU0TIU75ryY9oyqaIWqKBy+9UCdrijKV8bet9q X-Received: by 2002:aca:5094:: with SMTP id e142mr3396934oib.101.1581722524486; Fri, 14 Feb 2020 15:22:04 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1581722524; cv=none; d=google.com; s=arc-20160816; b=CjTCE7vIuPyS3YZ7OeOy5lpZeDSrqBZ7I7t+0RcylVcCTpVjITd5XWT+pySG2R0j7d rglqxF1YQNQSXLUi8XbWvjZQ7bIGHxGCjHYe0ifmgAOhOk7lqnQ3G/QgWxaTV6uYK2bq apJUbcrU9Sjs6NgmRHCLvqRaTjt+aAGAq5cMVQZQT5KdY6HgfTfVya3rYlT7uvJ+goiG m7lOB6vyXJ7GLTNMkksnpmwn05LHSJL9zrWIVZbseVsPVB1xnr3nAFSMUpBvPYaVBAWV xiwRkIF3oYPSEUHxROEl4ffW2PRfMPrDXGPnf36fupn0JeYzIj9Hk5cnDVn0JsJ5kOmQ Y0Rg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :organization:references:in-reply-to:message-id:subject:cc:to:from :date; bh=rSVITxPSqr1Zejb/h7LvAVG2sAqZTo+zDi7sm/W4LXg=; b=elZbhIAJx9iVBYoqq1Wwc4AOzNQAd4ZlwJ0NN8Ew5OSs1NROxRcIH4KIvxEOevRo8z podPqScXKohgIOVdZ9L/Z9gXnowd7MB7OtF6LW99Ud9/AmjzJeRw5D62Pjw3UwnJ1+NZ 58cgxkcYKL5fymCe9+h6TXecrhUvpRuM0q1HInq24cgqApF/zSn96HLdfjikOzoSKyeT p/3jPnBIEOOQKzzbJm64DWELNUogPPbc/N+4p6Bed3qBSoMDAQM/CES+pN4yo3XQ1pj/ o1zonbOcQWYFExNnadqcheEC0JiSRkyljVwSJ8Gw4uNgit0XC7Cn+VbUmR14HK+8DNOE 2boA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d8si3686178oti.306.2020.02.14.15.21.52; Fri, 14 Feb 2020 15:22:04 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727976AbgBNXVk (ORCPT + 99 others); Fri, 14 Feb 2020 18:21:40 -0500 Received: from mga09.intel.com ([134.134.136.24]:5710 "EHLO mga09.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727458AbgBNXVj (ORCPT ); Fri, 14 Feb 2020 18:21:39 -0500 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga004.jf.intel.com ([10.7.209.38]) by orsmga102.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 14 Feb 2020 15:21:39 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.70,442,1574150400"; d="scan'208";a="381591053" Received: from jacob-builder.jf.intel.com (HELO jacob-builder) ([10.7.199.155]) by orsmga004.jf.intel.com with ESMTP; 14 Feb 2020 15:21:39 -0800 Date: Fri, 14 Feb 2020 15:27:01 -0800 From: Jacob Pan To: Auger Eric Cc: iommu@lists.linux-foundation.org, LKML , Lu Baolu , Joerg Roedel , David Woodhouse , Yi Liu , "Tian, Kevin" , Raj Ashok , Alex Williamson , Christoph Hellwig , Jean-Philippe Brucker , Jonathan Cameron , jacob.jun.pan@linux.intel.com Subject: Re: [PATCH V9 05/10] iommu/vt-d: Support flushing more translation cache types Message-ID: <20200214152701.18f76ce1@jacob-builder> In-Reply-To: <11add211-dec0-1932-c29c-22cbbf145bd4@redhat.com> References: <1580277713-66934-1-git-send-email-jacob.jun.pan@linux.intel.com> <1580277713-66934-6-git-send-email-jacob.jun.pan@linux.intel.com> <11add211-dec0-1932-c29c-22cbbf145bd4@redhat.com> Organization: OTC X-Mailer: Claws Mail 3.13.2 (GTK+ 2.24.30; x86_64-pc-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Eric, On Wed, 12 Feb 2020 13:55:25 +0100 Auger Eric wrote: > Hi Jacob, > > On 1/29/20 7:01 AM, Jacob Pan wrote: > > When Shared Virtual Memory is exposed to a guest via vIOMMU, > > scalable IOTLB invalidation may be passed down from outside IOMMU > > subsystems. This patch adds invalidation functions that can be used > > for additional translation cache types. > > > > Signed-off-by: Jacob Pan > > --- > > drivers/iommu/dmar.c | 33 +++++++++++++++++++++++++++++++++ > > drivers/iommu/intel-pasid.c | 3 ++- > > include/linux/intel-iommu.h | 20 ++++++++++++++++---- > > 3 files changed, 51 insertions(+), 5 deletions(-) > > > > diff --git a/drivers/iommu/dmar.c b/drivers/iommu/dmar.c > > index 071bb42bbbc5..206733ec8140 100644 > > --- a/drivers/iommu/dmar.c > > +++ b/drivers/iommu/dmar.c > > @@ -1411,6 +1411,39 @@ void qi_flush_piotlb(struct intel_iommu > > *iommu, u16 did, u32 pasid, u64 addr, qi_submit_sync(&desc, iommu); > > } > > > > +/* PASID-based device IOTLB Invalidate */ > > +void qi_flush_dev_iotlb_pasid(struct intel_iommu *iommu, u16 sid, > > u16 pfsid, > > + u32 pasid, u16 qdep, u64 addr, unsigned > > size_order, u64 granu) +{ > > + struct qi_desc desc = {.qw2 = 0, .qw3 = 0}; > > + > > + desc.qw0 = QI_DEV_EIOTLB_PASID(pasid) | > > QI_DEV_EIOTLB_SID(sid) | > > + QI_DEV_EIOTLB_QDEP(qdep) | QI_DEIOTLB_TYPE | > > + QI_DEV_IOTLB_PFSID(pfsid); > > + desc.qw1 = QI_DEV_EIOTLB_GLOB(granu); > > + > > + /* If S bit is 0, we only flush a single page. If S bit is > > set, > > + * The least significant zero bit indicates the > > invalidation address > > + * range. VT-d spec 6.5.2.6. > > + * e.g. address bit 12[0] indicates 8KB, 13[0] indicates > > 16KB. > > + */ > > + if (!size_order) { > > + desc.qw0 |= QI_DEV_EIOTLB_ADDR(addr) & > > ~QI_DEV_EIOTLB_SIZE; > > + } else { > > + unsigned long mask = 1UL << (VTD_PAGE_SHIFT + > > size_order); > > + desc.qw1 |= QI_DEV_EIOTLB_ADDR(addr & ~mask) | > > QI_DEV_EIOTLB_SIZE; > > + } > > + qi_submit_sync(&desc, iommu); > I made some comments in > https://lkml.org/lkml/2019/8/14/1311 > that do not seem to have been taken into account. Or do I miss > something? > I missed adding these changes. At the time Baolu was doing cache flush consolidation so I wasn't sure if I could use his code completely. This patch is on top of his consolidated flush code with what is still needed for vSVA. Then I forgot to address your comments. Sorry about that. > More generally having an individual history log would be useful and > speed up the review. > Will add history to each patch, e.g. like this? --- v8 -> v9 --- > Thanks > > Eric > > +} > > + > > +void qi_flush_pasid_cache(struct intel_iommu *iommu, u16 did, u64 > > granu, int pasid) +{ > > + struct qi_desc desc = {.qw1 = 0, .qw2 = 0, .qw3 = 0}; > > + > > + desc.qw0 = QI_PC_PASID(pasid) | QI_PC_DID(did) | > > QI_PC_GRAN(granu) | QI_PC_TYPE; > > + qi_submit_sync(&desc, iommu); > > +} > > + > > /* > > * Disable Queued Invalidation interface. > > */ > > diff --git a/drivers/iommu/intel-pasid.c > > b/drivers/iommu/intel-pasid.c index bd067af4d20b..b100f51407f9 > > 100644 --- a/drivers/iommu/intel-pasid.c > > +++ b/drivers/iommu/intel-pasid.c > > @@ -435,7 +435,8 @@ pasid_cache_invalidation_with_pasid(struct > > intel_iommu *iommu, { > > struct qi_desc desc; > > > > - desc.qw0 = QI_PC_DID(did) | QI_PC_PASID_SEL | > > QI_PC_PASID(pasid); > > + desc.qw0 = QI_PC_DID(did) | QI_PC_GRAN(QI_PC_PASID_SEL) | > > + QI_PC_PASID(pasid) | QI_PC_TYPE; > > desc.qw1 = 0; > > desc.qw2 = 0; > > desc.qw3 = 0; > > diff --git a/include/linux/intel-iommu.h > > b/include/linux/intel-iommu.h index b0ffecbc0dfc..dd9fa61689bc > > 100644 --- a/include/linux/intel-iommu.h > > +++ b/include/linux/intel-iommu.h > > @@ -332,7 +332,7 @@ enum { > > #define QI_IOTLB_GRAN(gran) (((u64)gran) >> > > (DMA_TLB_FLUSH_GRANU_OFFSET-4)) #define QI_IOTLB_ADDR(addr) > > (((u64)addr) & VTD_PAGE_MASK) #define > > QI_IOTLB_IH(ih) (((u64)ih) << 6) -#define > > QI_IOTLB_AM(am) (((u8)am)) +#define > > QI_IOTLB_AM(am) (((u8)am) & 0x3f) > > #define QI_CC_FM(fm) (((u64)fm) << 48) > > #define QI_CC_SID(sid) (((u64)sid) << 32) > > @@ -351,16 +351,21 @@ enum { > > #define QI_PC_DID(did) (((u64)did) << 16) > > #define QI_PC_GRAN(gran) (((u64)gran) << 4) > > > > -#define QI_PC_ALL_PASIDS (QI_PC_TYPE | QI_PC_GRAN(0)) > > -#define QI_PC_PASID_SEL (QI_PC_TYPE | QI_PC_GRAN(1)) > > +/* PASID cache invalidation granu */ > > +#define QI_PC_ALL_PASIDS 0 > > +#define QI_PC_PASID_SEL 1 > > > > #define QI_EIOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK) > > #define QI_EIOTLB_IH(ih) (((u64)ih) << 6) > > -#define QI_EIOTLB_AM(am) (((u64)am)) > > +#define QI_EIOTLB_AM(am) (((u64)am) & 0x3f) > > #define QI_EIOTLB_PASID(pasid) (((u64)pasid) << 32) > > #define QI_EIOTLB_DID(did) (((u64)did) << 16) > > #define QI_EIOTLB_GRAN(gran) (((u64)gran) << 4) > > > > +/* QI Dev-IOTLB inv granu */ > > +#define QI_DEV_IOTLB_GRAN_ALL 1 > > +#define QI_DEV_IOTLB_GRAN_PASID_SEL 0 > > + > > #define QI_DEV_EIOTLB_ADDR(a) ((u64)(a) & VTD_PAGE_MASK) > > #define QI_DEV_EIOTLB_SIZE (((u64)1) << 11) > > #define QI_DEV_EIOTLB_GLOB(g) ((u64)g) > > @@ -660,8 +665,15 @@ extern void qi_flush_iotlb(struct intel_iommu > > *iommu, u16 did, u64 addr, unsigned int size_order, u64 type); > > extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, > > u16 pfsid, u16 qdep, u64 addr, unsigned mask); > > + > > void qi_flush_piotlb(struct intel_iommu *iommu, u16 did, u32 > > pasid, u64 addr, unsigned long npages, bool ih); > > + > > +extern void qi_flush_dev_iotlb_pasid(struct intel_iommu *iommu, > > u16 sid, u16 pfsid, > > + u32 pasid, u16 qdep, u64 addr, unsigned > > size_order, u64 granu); + > > +extern void qi_flush_pasid_cache(struct intel_iommu *iommu, u16 > > did, u64 granu, int pasid); + > > extern int qi_submit_sync(struct qi_desc *desc, struct intel_iommu > > *iommu); > > extern int dmar_ir_support(void); > > > [Jacob Pan]