Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp3859457ybv; Sun, 16 Feb 2020 07:29:18 -0800 (PST) X-Google-Smtp-Source: APXvYqzZ944nKHKO8FgUqgdM6yHAFUXLFKJG0wwy1U4CCafncpt0g5ZI+oDRsPUkoj/QqDST8vE+ X-Received: by 2002:a9d:65cb:: with SMTP id z11mr8703928oth.348.1581866958552; Sun, 16 Feb 2020 07:29:18 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1581866958; cv=none; d=google.com; s=arc-20160816; b=MRnmXg14q2yHxsmFrLQaMl2umJLAkY4fJG7rFCGGaIwDaarAfEnL8ZDn5lPR+Qcjcy 6wz30ImsR7BcgTHWrePzbo8S8GS9+uPWePOLqBsutQUEfqP71CRkKjrUXwUPy2YxJrzl WhqPnmF0tEqx/a/lIXm9zdnmJcFjc1DtFhGg1IKiqolKfJdxb+K0FhnMrPSmRprcw6f6 tDQ3xYyPuOVIhiBwSMqsI7HS38++psKYtns7HF/Q2s6bcLQ0S8O1fHcpZ/yVO1NfDaRS XPk0NG+YBCbz0D3zqB7KMBmRNkj5ULGpOiHQxJ1KOfFNacrXIVMIWH/R1i4qAeCsO+Gz HCPg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature; bh=uqawMgJzSbyJh11H36hurskMr5QoUzkJ0bcWR+E/zTM=; b=mkgNq2yvNj7AXBj5iw47uAseQM/q1QlOdIVxoNn9luCFSaqX1hgvG0XUSwMG8g0YwL varhOtYwBjKKfgM9V6m34MWYbH+6pkqW4A5bEg04WVBHNWj/RRhjhYpWSYOzcpx8A2o9 ti2IsS6Eqa7myd3lprmYL7oBAvXK63/0GCiJeBZTyS3pbu1vVxrUI7vPeDSEm6S7eqHS g5Qz8+ei5NYZj6eqEofk6esvbw4jdP8t3S4jSm77Wq40vTrjl6fBy8Z229ZW1ba8OLld GURqIiNiuzbEcee+RA56qhzcAw0tq+LQXByaQyvZ3jKB/K+dhjrDYnlvuKNQX1dbxMI7 ZKrA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass (test mode) header.i=@ideasonboard.com header.s=mail header.b=txR31kI3; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g17si6008354otr.261.2020.02.16.07.29.06; Sun, 16 Feb 2020 07:29:18 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass (test mode) header.i=@ideasonboard.com header.s=mail header.b=txR31kI3; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728282AbgBPP3B (ORCPT + 99 others); Sun, 16 Feb 2020 10:29:01 -0500 Received: from perceval.ideasonboard.com ([213.167.242.64]:36756 "EHLO perceval.ideasonboard.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726171AbgBPP3B (ORCPT ); Sun, 16 Feb 2020 10:29:01 -0500 Received: from pendragon.ideasonboard.com (81-175-216-236.bb.dnainternet.fi [81.175.216.236]) by perceval.ideasonboard.com (Postfix) with ESMTPSA id 0B8DA2AF; Sun, 16 Feb 2020 16:28:57 +0100 (CET) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=ideasonboard.com; s=mail; t=1581866938; bh=SBcgUjw9x3rOad2pi6wnvIDSAkwZ+PVWqSdvxJ1IPGE=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=txR31kI3ukSy8U8AAM8CScHL59YfHYWo6YMJxTSN7WWZDOh9rZgusn9akd+88ZC4u PqLsvXsHilHbRAdFNIgrn94uMRleGGjyxie7UZrjK1IHwM27GyHqEUZBYA7lZ0Wary OkpuqriUUa99SP/xwsBP89W3p/qcglGHGkWS/wkA= Date: Sun, 16 Feb 2020 17:28:40 +0200 From: Laurent Pinchart To: Yuti Amonkar Cc: Tomi Valkeinen , linux-kernel@vger.kernel.org, dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, robh+dt@kernel.org, maxime@cerno.tech, airlied@linux.ie, daniel@ffwll.ch, mark.rutland@arm.com, a.hajda@samsung.com, narmstrong@baylibre.com, jonas@kwiboo.se, jernej.skrabec@siol.net, praneeth@ti.com, jsarha@ti.com, mparab@cadence.com, sjakhade@cadence.com Subject: Re: [PATCH v5 1/3] dt-bindings: drm/bridge: Document Cadence MHDP bridge bindings. Message-ID: <20200216152840.GB28645@pendragon.ideasonboard.com> References: <1581481604-24499-1-git-send-email-yamonkar@cadence.com> <1581481604-24499-2-git-send-email-yamonkar@cadence.com> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline In-Reply-To: User-Agent: Mutt/1.10.1 (2018-07-13) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Yuti, Thank you for the patch. On Thu, Feb 13, 2020 at 11:16:51AM +0200, Tomi Valkeinen wrote: > On 12/02/2020 06:26, Yuti Amonkar wrote: > > Document the bindings used for the Cadence MHDP DPI/DP bridge in > > yaml format. > > > > Signed-off-by: Yuti Amonkar > > Reviewed-by: Rob Herring > > --- > > .../bindings/display/bridge/cdns,mhdp.yaml | 125 ++++++++++++++++++ > > 1 file changed, 125 insertions(+) > > create mode 100644 Documentation/devicetree/bindings/display/bridge/cdns,mhdp.yaml > > > > diff --git a/Documentation/devicetree/bindings/display/bridge/cdns,mhdp.yaml b/Documentation/devicetree/bindings/display/bridge/cdns,mhdp.yaml > > new file mode 100644 > > index 000000000000..e7f84ed1d2da > > --- /dev/null > > +++ b/Documentation/devicetree/bindings/display/bridge/cdns,mhdp.yaml > > @@ -0,0 +1,125 @@ > > +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) > > +%YAML 1.2 > > +--- > > +$id: "http://devicetree.org/schemas/display/bridge/cdns,mhdp.yaml#" > > +$schema: "http://devicetree.org/meta-schemas/core.yaml#" > > + > > +title: Cadence MHDP bridge > > + > > +maintainers: > > + - Swapnil Jakhade > > + - Yuti Amonkar > > + > > +properties: > > + compatible: > > + enum: > > + - cdns,mhdp8546 > > + - ti,j721e-mhdp8546 > > + > > + reg: > > + minItems: 1 > > + maxItems: 2 > > + items: > > + - description: > > + Register block of mhdptx apb registers upto PHY mapped area(AUX_CONFIG_P). > > "up to". Add space before (. > > > + The AUX and PMA registers are mapped to associated phy driver. I wouldn't mention driver here, as that's a software concept unrelated to DT bindings. You could write "The AUX and PMA registers are not part of this range, they are instead included in the associated PHY.". > > + - description: > > + Register block for DSS_EDP0_INTG_CFG_VP registers in case of TI J7 SoCs. > > + > > + reg-names: > > + minItems: 1 > > + maxItems: 2 > > + items: > > + - const: mhdptx > > + - const: j721e-intg > > + > > + clocks: > > + maxItems: 1 > > + description: > > + DP bridge clock, it's used by the IP to know how to translate a number of s/it's // > > + clock cycles into a time (which is used to comply with DP standard timings > > + and delays). > > + > > + phys: > > + description: Phandle to the DisplyPort phy. > > "Display" And s/Phandle/phandle/, and s/phy/PHY/. Shouldn't this bridge also have port nodes ? -- Regards, Laurent Pinchart