Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp3861689ybv; Sun, 16 Feb 2020 07:32:13 -0800 (PST) X-Google-Smtp-Source: APXvYqx1T07JQdTDKroJVq2V2r/fLemNwfo3Dz6q7u8DDeHWy33Dkm8t4Ceye7TtqYV73I2sF/d/ X-Received: by 2002:a05:6830:1296:: with SMTP id z22mr8919348otp.354.1581867133745; Sun, 16 Feb 2020 07:32:13 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1581867133; cv=none; d=google.com; s=arc-20160816; b=WnKXSUhTfkF+D9UZW5+OxWCIyvDpXN/3M+6FJXvqhSA53dhfS5jSbEid3jzgjjUQUb ny5/qQGDZ3+CTgyIhHxbJz458uhVgMYCoy9LnONbWmM5VbNFKsXBeJqZozlWpeGuRORX 1rY1JXgwN/o65XAEeU3sWWt2z19wEBnBKO0lIsjGt/IJHbVzta/UTkpHf+ce+9+uogWY WVFdIkoqDVz1IW6qIURT897W9PSoLXCj4kSzcdy6hLFpjEE9dVdx/5lObuFUYT1xxAmS rpi3/U5Ufwv0KN5R9NW1hrysb9zOfPP57Yd8h9TxZyrsKU2xlooW+O6msbOUbQ0qOp4I BM5w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature; bh=JwnWg+yQfPKW11zkcXOJBPckcmdfc1474a3DuJiLr/o=; b=R/0UuJNEyD/rImj0xPGmaWO0Ap8dPM5GDsY8WWY0Jpz+LEs0mtDDw+go8B8uu6tBX/ N8JEUUwPPt4d9r/p3OvEjzs/kO7YjrhIdkPf/hv2fqLz1MmvCOUb76SLUkVf4M4Ho+OI Op7J7AFaPx9d9ju7rlmd47avu+Wgqw7unfCbr+Isv9zj4rNyiAbNuEOv+1TIMkT1fqs6 4T5GX/KMaYmhFOeqgHaS+Et2dAYGdU742IOYmN1nlO06hcMXuE9ITKd0As9F15t1y7bn TRc68IXkQnercM4ovrg7HDc99RbP6crSDqL2DpvgGjyJicMOPfxG5aHokJukE93bCySM rIfg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass (test mode) header.i=@ideasonboard.com header.s=mail header.b=ABN5TfgU; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v3si6080279otn.140.2020.02.16.07.32.00; Sun, 16 Feb 2020 07:32:13 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass (test mode) header.i=@ideasonboard.com header.s=mail header.b=ABN5TfgU; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728293AbgBPPbw (ORCPT + 99 others); Sun, 16 Feb 2020 10:31:52 -0500 Received: from perceval.ideasonboard.com ([213.167.242.64]:36800 "EHLO perceval.ideasonboard.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726171AbgBPPbv (ORCPT ); Sun, 16 Feb 2020 10:31:51 -0500 Received: from pendragon.ideasonboard.com (81-175-216-236.bb.dnainternet.fi [81.175.216.236]) by perceval.ideasonboard.com (Postfix) with ESMTPSA id 8A1FA2AF; Sun, 16 Feb 2020 16:31:49 +0100 (CET) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=ideasonboard.com; s=mail; t=1581867109; bh=wkLIu4j7lLxmGRHi0s8UFm+/t4pQH4kBC7+pExlS9VM=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=ABN5TfgUB+4vT+uhP5katKsn+/Z4Fj5s8bz0Elp0fdPM1cgXNSMJBfmJbGDvqJlG1 wa2G+elKSDX7qK5w3Fbc+m5CUD7HSnTSlhO6WDIdEUoUQdw/3iWwx3ww6oXMGHyJJ6 XsyLcz1PMY9fhmbzX80awgQkY2n3rvJoZCWvmyjQ= Date: Sun, 16 Feb 2020 17:31:32 +0200 From: Laurent Pinchart To: Yuti Amonkar Cc: Tomi Valkeinen , linux-kernel@vger.kernel.org, dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, robh+dt@kernel.org, maxime@cerno.tech, airlied@linux.ie, daniel@ffwll.ch, mark.rutland@arm.com, a.hajda@samsung.com, narmstrong@baylibre.com, jonas@kwiboo.se, jernej.skrabec@siol.net, praneeth@ti.com, jsarha@ti.com, mparab@cadence.com, sjakhade@cadence.com Subject: Re: [PATCH v5 1/3] dt-bindings: drm/bridge: Document Cadence MHDP bridge bindings. Message-ID: <20200216153132.GC28645@pendragon.ideasonboard.com> References: <1581481604-24499-1-git-send-email-yamonkar@cadence.com> <1581481604-24499-2-git-send-email-yamonkar@cadence.com> <20200216152840.GB28645@pendragon.ideasonboard.com> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline In-Reply-To: <20200216152840.GB28645@pendragon.ideasonboard.com> User-Agent: Mutt/1.10.1 (2018-07-13) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Yuti, On Sun, Feb 16, 2020 at 05:28:40PM +0200, Laurent Pinchart wrote: > On Thu, Feb 13, 2020 at 11:16:51AM +0200, Tomi Valkeinen wrote: > > On 12/02/2020 06:26, Yuti Amonkar wrote: > > > Document the bindings used for the Cadence MHDP DPI/DP bridge in > > > yaml format. > > > > > > Signed-off-by: Yuti Amonkar > > > Reviewed-by: Rob Herring > > > --- > > > .../bindings/display/bridge/cdns,mhdp.yaml | 125 ++++++++++++++++++ > > > 1 file changed, 125 insertions(+) > > > create mode 100644 Documentation/devicetree/bindings/display/bridge/cdns,mhdp.yaml > > > > > > diff --git a/Documentation/devicetree/bindings/display/bridge/cdns,mhdp.yaml b/Documentation/devicetree/bindings/display/bridge/cdns,mhdp.yaml > > > new file mode 100644 > > > index 000000000000..e7f84ed1d2da > > > --- /dev/null > > > +++ b/Documentation/devicetree/bindings/display/bridge/cdns,mhdp.yaml > > > @@ -0,0 +1,125 @@ > > > +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) > > > +%YAML 1.2 > > > +--- > > > +$id: "http://devicetree.org/schemas/display/bridge/cdns,mhdp.yaml#" > > > +$schema: "http://devicetree.org/meta-schemas/core.yaml#" > > > + > > > +title: Cadence MHDP bridge > > > + > > > +maintainers: > > > + - Swapnil Jakhade > > > + - Yuti Amonkar > > > + > > > +properties: > > > + compatible: > > > + enum: > > > + - cdns,mhdp8546 > > > + - ti,j721e-mhdp8546 > > > + > > > + reg: > > > + minItems: 1 > > > + maxItems: 2 > > > + items: > > > + - description: > > > + Register block of mhdptx apb registers upto PHY mapped area(AUX_CONFIG_P). > > > > "up to". Add space before (. > > > > > + The AUX and PMA registers are mapped to associated phy driver. > > I wouldn't mention driver here, as that's a software concept unrelated > to DT bindings. You could write "The AUX and PMA registers are not part > of this range, they are instead included in the associated PHY.". > > > > + - description: > > > + Register block for DSS_EDP0_INTG_CFG_VP registers in case of TI J7 SoCs. > > > + > > > + reg-names: > > > + minItems: 1 > > > + maxItems: 2 > > > + items: > > > + - const: mhdptx > > > + - const: j721e-intg > > > + > > > + clocks: > > > + maxItems: 1 > > > + description: > > > + DP bridge clock, it's used by the IP to know how to translate a number of > > s/it's // > > > > + clock cycles into a time (which is used to comply with DP standard timings > > > + and delays). > > > + > > > + phys: > > > + description: Phandle to the DisplyPort phy. > > > > "Display" > > And s/Phandle/phandle/, and s/phy/PHY/. > > Shouldn't this bridge also have port nodes ? Oops, sorry, I missed that Tomi's reply has removed part of the original patch. Please disregard this last comment, I'll reply to the original. -- Regards, Laurent Pinchart