Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp6209136ybv; Tue, 18 Feb 2020 12:04:24 -0800 (PST) X-Google-Smtp-Source: APXvYqyYmQrNHVfzT1kw9Zhst96ACmxO8XRS2voorggDei3/yfqH1nD+gVBDFZzXzqH84T4XUqQK X-Received: by 2002:a9d:5607:: with SMTP id e7mr17476359oti.196.1582056263929; Tue, 18 Feb 2020 12:04:23 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1582056263; cv=none; d=google.com; s=arc-20160816; b=Q47VzD8dA5HPaNKPQK56SjA2I1SvmP0oEi+GtgSdNtpuPp/4ia1xAssYr3ajnE0Wy0 /fRpO13LrOHN00CksFp0EyWNE8Ngwh0pO4GyFS+zcWU9bLWMf9+5WsLXVbEMCkU0LTYM 4a2MsoVQDMMO5NkSKp+FMErJ3d+7Sn0jFa7SuY7TxI6q3ncrcvi6xc6xY9brr+AKn/lu olQ5Kvth1voaprvPIi01GGbp9KNRPudQArBLyX85sv0r4mslz9Jkf/nI8W9RFTvNpinS E4M6CUyUqbsOKGNt/EG761xcIK7jmJECyp/i2Lqp+ziF6sQHfOyI2S7AiCaTNpu3zwjL +mrg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=iKsJlvBrUSvTWfv2uCMWa9Jt92LGa58MAqVAtu77PSQ=; b=JOMQTbOik5HxZiJV1cUaHCIn+Y0e+LTIZDW1sjyqAqxG1JGMG9+dw3LyMkEdq2Z8Xc WMoyuzgcNqzKwliW8cgPgEnPrXh4tWAlFJ0BEkxLGt2//GH+VCFHyDQUjwgxnujrTJzl g8ySVLqoQf7LXRsAzkDiZNyvyf8DZAzwogeuRYw9SD0EZJZxutT8ny+6bpffxjYZyD/i UWBLJ0AOr1ovuZzaoXBhVnPV9OLI7FrRAN/ZnGHLpvV3d5DPj+119rnOzFEWPsHYxCyN YQz4d7fackXMwjLMTvSQ0CG8pWVFh4n8BfvWfSBcDVYTtLDLhorbjn7F1tTp1qNZQ89I ceIw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=BF3SOAMW; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k125si7633843oib.212.2020.02.18.12.04.10; Tue, 18 Feb 2020 12:04:23 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=BF3SOAMW; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728644AbgBRUDB (ORCPT + 99 others); Tue, 18 Feb 2020 15:03:01 -0500 Received: from mail.kernel.org ([198.145.29.99]:43880 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729032AbgBRUC5 (ORCPT ); Tue, 18 Feb 2020 15:02:57 -0500 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 782C22464E; Tue, 18 Feb 2020 20:02:56 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1582056176; bh=wAdqqFi0pp9/8Gp8KwrMsD1sYSgVs/A5mAIDtyCLqwg=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=BF3SOAMWqT93+4TyokxgohwhnWGm0B0QNv35qw9FJ8kKptcGg8xzAvl89LHcgvLUk GknXFdQTYQGqDpPvgnx3ADjVmWR1wSIwShO6ylqmmshpJm5FUD29WkipGIjDeRq2Zp LTaILgLPOWSMZfFKu4YHUOWkPC9yqdhZcv4id8pk= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Kan Liang , "Peter Zijlstra (Intel)" , Ingo Molnar Subject: [PATCH 5.5 63/80] perf/x86/intel: Fix inaccurate period in context switch for auto-reload Date: Tue, 18 Feb 2020 20:55:24 +0100 Message-Id: <20200218190438.077772696@linuxfoundation.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200218190432.043414522@linuxfoundation.org> References: <20200218190432.043414522@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Kan Liang commit f861854e1b435b27197417f6f90d87188003cb24 upstream. Perf doesn't take the left period into account when auto-reload is enabled with fixed period sampling mode in context switch. Here is the MSR trace of the perf command as below. (The MSR trace is simplified from a ftrace log.) #perf record -e cycles:p -c 2000000 -- ./triad_loop //The MSR trace of task schedule out //perf disable all counters, disable PEBS, disable GP counter 0, //read GP counter 0, and re-enable all counters. //The counter 0 stops at 0xfffffff82840 write_msr: MSR_CORE_PERF_GLOBAL_CTRL(38f), value 0 write_msr: MSR_IA32_PEBS_ENABLE(3f1), value 0 write_msr: MSR_P6_EVNTSEL0(186), value 40003003c rdpmc: 0, value fffffff82840 write_msr: MSR_CORE_PERF_GLOBAL_CTRL(38f), value f000000ff //The MSR trace of the same task schedule in again //perf disable all counters, enable and set GP counter 0, //enable PEBS, and re-enable all counters. //0xffffffe17b80 (-2000000) is written to GP counter 0. write_msr: MSR_CORE_PERF_GLOBAL_CTRL(38f), value 0 write_msr: MSR_IA32_PMC0(4c1), value ffffffe17b80 write_msr: MSR_P6_EVNTSEL0(186), value 40043003c write_msr: MSR_IA32_PEBS_ENABLE(3f1), value 1 write_msr: MSR_CORE_PERF_GLOBAL_CTRL(38f), value f000000ff When the same task schedule in again, the counter should starts from previous left. However, it starts from the fixed period -2000000 again. A special variant of intel_pmu_save_and_restart() is used for auto-reload, which doesn't update the hwc->period_left. When the monitored task schedules in again, perf doesn't know the left period. The fixed period is used, which is inaccurate. With auto-reload, the counter always has a negative counter value. So the left period is -value. Update the period_left in intel_pmu_save_and_restart_reload(). With the patch: //The MSR trace of task schedule out write_msr: MSR_CORE_PERF_GLOBAL_CTRL(38f), value 0 write_msr: MSR_IA32_PEBS_ENABLE(3f1), value 0 write_msr: MSR_P6_EVNTSEL0(186), value 40003003c rdpmc: 0, value ffffffe25cbc write_msr: MSR_CORE_PERF_GLOBAL_CTRL(38f), value f000000ff //The MSR trace of the same task schedule in again write_msr: MSR_CORE_PERF_GLOBAL_CTRL(38f), value 0 write_msr: MSR_IA32_PMC0(4c1), value ffffffe25cbc write_msr: MSR_P6_EVNTSEL0(186), value 40043003c write_msr: MSR_IA32_PEBS_ENABLE(3f1), value 1 write_msr: MSR_CORE_PERF_GLOBAL_CTRL(38f), value f000000ff Fixes: d31fc13fdcb2 ("perf/x86/intel: Fix event update for auto-reload") Signed-off-by: Kan Liang Signed-off-by: Peter Zijlstra (Intel) Signed-off-by: Ingo Molnar Link: https://lkml.kernel.org/r/20200121190125.3389-1-kan.liang@linux.intel.com Signed-off-by: Greg Kroah-Hartman --- arch/x86/events/intel/ds.c | 2 ++ 1 file changed, 2 insertions(+) --- a/arch/x86/events/intel/ds.c +++ b/arch/x86/events/intel/ds.c @@ -1713,6 +1713,8 @@ intel_pmu_save_and_restart_reload(struct old = ((s64)(prev_raw_count << shift) >> shift); local64_add(new - old + count * period, &event->count); + local64_set(&hwc->period_left, -new); + perf_event_update_userpage(event); return 0;