Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp6209492ybv; Tue, 18 Feb 2020 12:04:48 -0800 (PST) X-Google-Smtp-Source: APXvYqz/Kp4bxEJi30nrST9Hm9hHlnhYNC06DdqTtBxFdcoTcDp2/c/9OUYkDihru18HtKG2DOCD X-Received: by 2002:a9d:545:: with SMTP id 63mr17607799otw.285.1582056288307; Tue, 18 Feb 2020 12:04:48 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1582056288; cv=none; d=google.com; s=arc-20160816; b=1DgKmC2m3N3dYrf1OxHBggLU6R3n3YyP//ljHSROYPfuWipjRppmLIeXGLFnQokpJ8 mcpwM/BJ8pgx0NEnG/YNTTdq7jTjyi66DuVUoK0UIjx70OJvI5DrhfyqNq/BXK1dAV2a EBQUNRnY4pPc7IDOuIkk1gU3EH+S8+mOY9S8d7+K3arbGIjuOVD0nZXsjveVjxzI2Z5o xufDvwsY8Lw5cnjTjYeJEXbI0aK1I14zHWQBiyGWy8yPHqOfugfLQ5v5mn/lHUP6SUgE yGjqiqtk3XQQ0/C5Cr9QRo0l4zfrm88DLwzyAo0/0W3pb3hneyPZUZMWJAh+zYK/bZJv MXaw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=yHvxlHqBaDe566Zx3Pu0QRWIO7Or3vzKoiZosU6Ht3U=; b=xxz5dAPjv8JG9//Bv43EmEHeRKLo051jfmPeypie/F6wWw4y8SbqdMZjKf4CUK9/iP dlVpBsoi5Ua6q1zCY2PwmkHJzWqd2zp1eiNqLU0XYuVWLvU1Gz8h0BHoRapz7N3DLXRR UjJwMUehVQbr8qANDxZP3FQYEa9j0w+wQrp+uNgbmJHw9Gk28X6M+UE9WSl1Mnc2ra8d kn9EfsMyJlz7vrhGg4Iu5GgfP8dK+wJTWdLv7ufbbagKOezhTelR0m7cPiGuqpEtfHFB HECTkMkZFUvi6bB/wUM/39Be29QfxUi2znHGHBBZK+/zSdmlOaqmhEXfYgIfAWAXhdgk RFsw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Ui4i0N7X; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u206si8232252oia.224.2020.02.18.12.04.35; Tue, 18 Feb 2020 12:04:48 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=Ui4i0N7X; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728930AbgBRUEc (ORCPT + 99 others); Tue, 18 Feb 2020 15:04:32 -0500 Received: from mail.kernel.org ([198.145.29.99]:44618 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728262AbgBRUDX (ORCPT ); Tue, 18 Feb 2020 15:03:23 -0500 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 6A40424670; Tue, 18 Feb 2020 20:03:22 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1582056202; bh=nqHU8jXhun/Vp7ATeVmn5fPoMWew8sVRoYGpt1T47a4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Ui4i0N7XLvaUhS4WaRsk2INEp5bC2Vw02/ISVo2w+TzFHrHEcsT6YcTHCcy4w9yoL giNEJWJTXYE8motqUzP9TnBk29MlsZQ/iPJDy+vPMSI4LUZ7urjS2fKDSpNm2nvLgX eMS2YGAg8bYtRmjTSnXen3Ogfs4RGtK7hImmPED8= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Babu Moger , Kim Phillips , "Peter Zijlstra (Intel)" , Ingo Molnar Subject: [PATCH 5.5 37/80] perf/x86/amd: Add missing L2 misses event spec to AMD Family 17hs event map Date: Tue, 18 Feb 2020 20:54:58 +0100 Message-Id: <20200218190435.970207368@linuxfoundation.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200218190432.043414522@linuxfoundation.org> References: <20200218190432.043414522@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Kim Phillips commit 25d387287cf0330abf2aad761ce6eee67326a355 upstream. Commit 3fe3331bb285 ("perf/x86/amd: Add event map for AMD Family 17h"), claimed L2 misses were unsupported, due to them not being found in its referenced documentation, whose link has now moved [1]. That old documentation listed PMCx064 unit mask bit 3 as: "LsRdBlkC: LS Read Block C S L X Change to X Miss." and bit 0 as: "IcFillMiss: IC Fill Miss" We now have new public documentation [2] with improved descriptions, that clearly indicate what events those unit mask bits represent: Bit 3 now clearly states: "LsRdBlkC: Data Cache Req Miss in L2 (all types)" and bit 0 is: "IcFillMiss: Instruction Cache Req Miss in L2." So we can now add support for L2 misses in perf's genericised events as PMCx064 with both the above unit masks. [1] The commit's original documentation reference, "Processor Programming Reference (PPR) for AMD Family 17h Model 01h, Revision B1 Processors", originally available here: https://www.amd.com/system/files/TechDocs/54945_PPR_Family_17h_Models_00h-0Fh.pdf is now available here: https://developer.amd.com/wordpress/media/2017/11/54945_PPR_Family_17h_Models_00h-0Fh.pdf [2] "Processor Programming Reference (PPR) for Family 17h Model 31h, Revision B0 Processors", available here: https://developer.amd.com/wp-content/resources/55803_0.54-PUB.pdf Fixes: 3fe3331bb285 ("perf/x86/amd: Add event map for AMD Family 17h") Reported-by: Babu Moger Signed-off-by: Kim Phillips Signed-off-by: Peter Zijlstra (Intel) Signed-off-by: Ingo Molnar Tested-by: Babu Moger Cc: stable@vger.kernel.org Link: https://lkml.kernel.org/r/20200121171232.28839-1-kim.phillips@amd.com Signed-off-by: Greg Kroah-Hartman --- arch/x86/events/amd/core.c | 1 + 1 file changed, 1 insertion(+) --- a/arch/x86/events/amd/core.c +++ b/arch/x86/events/amd/core.c @@ -246,6 +246,7 @@ static const u64 amd_f17h_perfmon_event_ [PERF_COUNT_HW_CPU_CYCLES] = 0x0076, [PERF_COUNT_HW_INSTRUCTIONS] = 0x00c0, [PERF_COUNT_HW_CACHE_REFERENCES] = 0xff60, + [PERF_COUNT_HW_CACHE_MISSES] = 0x0964, [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x00c2, [PERF_COUNT_HW_BRANCH_MISSES] = 0x00c3, [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = 0x0287,