Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp91764ybv; Tue, 18 Feb 2020 18:30:18 -0800 (PST) X-Google-Smtp-Source: APXvYqzfxLn6ZamRwFPzOaNvjXkFCokmZDehI/QF5SNjWzT8TFPzKYs7zJwv3wsQSHICyuw4wY3p X-Received: by 2002:a05:6830:16c5:: with SMTP id l5mr18597389otr.165.1582079418765; Tue, 18 Feb 2020 18:30:18 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1582079418; cv=none; d=google.com; s=arc-20160816; b=T+fN4SoaQR8VKQzbSwIX32XSzDNg5l81HeHc4txH85RC13HFn4QI24YwtvHd9ueyc1 ebXfR+Qk3lRfXq2c6rgat0yj0xQORXfRJU+kIuANFEOVUI9xcqCZbjjW9m2lqgB1yiSR qAb2i60mNqwymnRBX0VNEZbmApOJo43UiKqyhpgzRbOR4077HIel+v3jRdr50WlHetq+ fJJ0iHR3h5pXSgpyY3vCKdRM8L6X2FJBZO9vlwavL+JvVFRu982g+ru0DFumx5jqvNyO eqOh5arIUh26CzIJsUCLE3TR+xKsiFyWwE9JTBne1l0Zbms22i+OZQB51V59iSJ+3Q3b nR+A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=C9eSayICstd12pgs5rQRZNqiy6SFL2Mu/V5Fcgo2qcs=; b=Dk2zRn0MR+1p1zHtAWKbq+PtnkuOiPLIiGXKwDSAskW0VuK6Y3Xp9sfNWrg/BUb9+B Cdo8QvZPV944pqkU4HWmx+ZH1P6OOsgeeQeD945SX19y1Ott9LRULolMIE5GzWEkBBdO rC6H+jNrMZEl1Nwm7e0j8u8WmYpKl1ZpzgKiD3XDEJDufKBE5aHX85ab9xLZ9DhSYiSm eHB6MxoeQIwMVhMA2CVXvN7mdS3NppGwRbsgyT5exYI52jLUEP9z2ROyyUfq/MhSQGAU X68hOPgvjVHv7ihBQnAea63uRz3lqPZMXkSp1vzE6M0tof2/YZeRolZhlrbEqopzjmK2 5DVw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n203si8108980oia.112.2020.02.18.18.30.06; Tue, 18 Feb 2020 18:30:18 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727232AbgBSC26 (ORCPT + 99 others); Tue, 18 Feb 2020 21:28:58 -0500 Received: from mga17.intel.com ([192.55.52.151]:59318 "EHLO mga17.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726595AbgBSC26 (ORCPT ); Tue, 18 Feb 2020 21:28:58 -0500 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga006.fm.intel.com ([10.253.24.20]) by fmsmga107.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 18 Feb 2020 18:28:57 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.70,458,1574150400"; d="scan'208";a="436076438" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by fmsmga006.fm.intel.com with ESMTP; 18 Feb 2020 18:28:54 -0800 From: "Ramuthevar,Vadivel MuruganX" To: linux-kernel@vger.kernel.org, linux-spi@vger.kernel.org, broonie@kernel.org, vigneshr@ti.com Cc: robh+dt@kernel.org, simon.k.r.goldschmidt@gmail.com, dinguyen@kernel.org, tien.fong.chee@intel.com, marex@denx.de, cheol.yong.kim@intel.com, qi-ming.wu@intel.com, "Ramuthevar,Vadivel MuruganX" Subject: [PATCH v10 0/2] spi: cadence-quadpsi: Add support for the Cadence QSPI controller Date: Wed, 19 Feb 2020 10:28:50 +0800 Message-Id: <20200219022852.28065-1-vadivel.muruganx.ramuthevar@linux.intel.com> X-Mailer: git-send-email 2.11.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for the Cadence QSPI controller. This controller is present in the Intel Lightning Mountain(LGM) SoCs, Altera and TI SoCs. This driver has been tested on the Intel LGM SoCs. This driver does not support generic SPI and also the implementation only supports spi-mem interface to replace the existing driver in mtd/spi-nor/cadence-quadspi.c, the existing driver only support SPI-NOR flash memory. Thanks Mark and Vignesh for the review, suggestion to optimize the patch. Tested with mx25u12835f on LGM platform. changes from v9: -- Mark's review comments address -- add check to shared interrupt handler -- add check decoder if present -- add error check for quirks capability data -- remove the existing cadence_quadspi.c from drivers/mtd/spi-nor path -- remove CONFIG macro from Kconfig in the above path -- remove cadence_quadspi.o build option from Makefile in the above path changes from v8: -- remove the depends MTD macro -- comment into C++ style -- remove spaces and tabs where not applicable. -- align the macro string as same as existing one. -- replace QUAD to op->data.buswidth variable. -- add CQSPI_NEEDS_ADDR_SWAP instead of soc_selection variable changes from v7: -- remove addr_buf kept like as original -- drop bus-num, chipselect variable -- add soc_selection varible to differetiate the features -- replace dev->ddev in dma function -- add seperate function to handle the 24bit slave device address translation for lgm soc -- correct sentence seems incomplete in Kconfig -- add cqspi->soc_selection check to keep the original TI platform working code. changes from v6: -- Add the Signed-off-by Vignesh in commit message -- bus_num, num_chipselect added to avoid the garbage bus number during the probe and spi_register. -- master mode bits updated -- address sequence is different from TI and Intel SoC Ip handling so modified as per Intel and differentiating by use_dac_mode variable. -- dummy cycles also different b/w two platforms, so keeping separate check -- checkpatch errors which are intentional left as is for better readability changes from v5: -- kbuild test robot warnings fixed -- Add Reported-By: Dan Carpenter changes from v4: -- kbuild test robot warnings fixed -- Add Reborted-by: tag changes from v3: spi-cadence-quadspi.c -- static to all functions wrt to local to the file. -- Prefix cqspi_ and make the function static -- cmd_ops, data_ops and dummy_ops dropped -- addr_ops kept since it is required for address calculation. -- devm_ used for supported functions , removed legacy API's -- removed "indirect" name from functions -- replaced by master->mode_bits = SPI_RX_QUAD | SPI_TX_DUAL | SPI_RX_DUAL | SPI_RX_OCTAL; as per Vignesh susggestion -- removed free functions since devm_ handles automatically. -- dropped all unused Macros YAML file update: -- cadence,qspi.yaml file name replace by cdns,qspi-nor.yaml -- compatible string updated as per Vignesh suggestion -- for single entry, removed descriptions -- removed optional parameters Build Result: linux$ make DT_SCHEMA_FILES=Documentation/devicetree/bindings/spi/cdns,qspi-nor.yaml dt_binding_check CHKDT Documentation/devicetree/bindings/spi/cdns,qspi-nor.yaml SCHEMA Documentation/devicetree/bindings/processed-schema.yaml DTC Documentation/devicetree/bindings/spi/cdns,qspi-nor.example.dt.yaml CHECK Documentation/devicetree/bindings/spi/cdns,qspi-nor.example.dt.yaml Ramuthevar Vadivel Murugan (2): dt-bindings: spi: Add schema for Cadence QSPI Controller driver spi: cadence-quadpsi: Add support for the Cadence QSPI controller .../devicetree/bindings/spi/cdns,qspi-nor.yaml | 147 +++++ drivers/mtd/spi-nor/Kconfig | 11 - drivers/mtd/spi-nor/Makefile | 1 - drivers/spi/Kconfig | 8 + drivers/spi/Makefile | 1 + .../spi-cadence-quadspi.c} | 641 ++++++++++----------- 6 files changed, 459 insertions(+), 350 deletions(-) create mode 100644 Documentation/devicetree/bindings/spi/cdns,qspi-nor.yaml rename drivers/{mtd/spi-nor/cadence-quadspi.c => spi/spi-cadence-quadspi.c} (73%) -- 2.11.0