Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp561306ybv; Wed, 19 Feb 2020 05:01:00 -0800 (PST) X-Google-Smtp-Source: APXvYqxtduvYYTcsDgkw6Of+ImNmM32Enh6ahg7oKwFrX/PljVBO971ZAvV5w2po1A1axn6ZxZYA X-Received: by 2002:aca:ebcb:: with SMTP id j194mr4544888oih.154.1582117260387; Wed, 19 Feb 2020 05:01:00 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1582117260; cv=none; d=google.com; s=arc-20160816; b=PznbQ9OlfOcaNgdsrsXuqgg7hcGa9Qh3zd9J/e9Dyt6kfRZRpiiQRN3XJvBw9igHuv WKmDoWLNX79HrBpJIw2DrxtQbWyRT56cL/2kdrP3TXP63e14rnpabqW7G+JhzJlwS56t 20pImSQWNTo4lQOPTObouAP4PbUMA4c7b0p7644dY0Lki3wRO7xK+l7ZX1LKp2+pqm0M Pm4be1LBcAQ73fvkiw02g3MyAxC3lFnBLAccNoLrb6GdF1brUiSjSQDaxkAoPt4+t0FS Jq6DAd+Af9O/Ly2Jb1oU+AX9rdIrju+R72iW9OHHIRcYx6kB0V5qNcV94FvHqd5Gy3cp s05g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dkim-signature; bh=zmFujj4GRkDX21u9JhxLYgA8qquOsAzgNuffylBkA5Y=; b=XSwC4SiC9g0muJsmN8z9HLotSDb0959TsSJYE4M6296aGnoJFt6DzeTx9kAhLXjh34 zA3ihIojB5hMuYCVsyBtM4qvofExRG55t5IIG2yClGhvw5DSuhCUz4XCWC9+VNFicT14 /XUGZrXxSN2RjoYK1AVF8xHR77SJVlXt/T1DztFDeL2+iUD45rMGQfSh9gjOD9K+lqkm IKa/P64x2i9LaS9htOnVdLT5XyySt0t3Tq8S+c8M9iS/9Tstf4mI0YEOWPiVQSHnIdAO D1dvJLMMWB0ONl0BRffO759CeDNoiC86O+t/jPAC3rIpU6w/U06uMml+0IFAIFwc1oeN wlAg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=zc0TBCvI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y71si9466228oia.82.2020.02.19.05.00.47; Wed, 19 Feb 2020 05:01:00 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=zc0TBCvI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727589AbgBSM7c (ORCPT + 99 others); Wed, 19 Feb 2020 07:59:32 -0500 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:4924 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1726622AbgBSM7b (ORCPT ); Wed, 19 Feb 2020 07:59:31 -0500 Received: from pps.filterd (m0046660.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.16.0.42/8.16.0.42) with SMTP id 01JCw4eG013934; Wed, 19 Feb 2020 13:59:12 +0100 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=subject : to : cc : references : from : message-id : date : mime-version : in-reply-to : content-type : content-transfer-encoding; s=STMicroelectronics; bh=zmFujj4GRkDX21u9JhxLYgA8qquOsAzgNuffylBkA5Y=; b=zc0TBCvI9hx4wVsnzA+zEna0RyYPH/dYUkaTniwEQI+PD4fXC99ehXvGQ7N1xZ7uaXf7 tASiileNImaCcyZd3FfVE61xSB3OiyLuimc+TPXRrCMOfGqqk3HJL2eH91XuPIUEVxwA fH2C2zMnT8qdZgShwujfENaEb7FGxwqVc1lLM6oaM5g37gKnyhxJ0NDzyKoLT6rFHPzD R2zArrSEQoJ/wnmlpmaleCx8pbtPqNx+Pujf/NRThiUt4Q18uvIzdYJJXcoSStgxWzJf CyJODsTbKFZmguulXUEbe9kqzETdwPgc4HPFUclJwwH4vWic6cPo1sEMB2BhrtZU+99E KQ== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 2y8ub5k4a8-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 19 Feb 2020 13:59:12 +0100 Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 941BD10002A; Wed, 19 Feb 2020 13:59:10 +0100 (CET) Received: from Webmail-eu.st.com (sfhdag3node2.st.com [10.75.127.8]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 7A2D92B7373; Wed, 19 Feb 2020 13:59:10 +0100 (CET) Received: from lmecxl0912.lme.st.com (10.75.127.45) by SFHDAG3NODE2.st.com (10.75.127.8) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Wed, 19 Feb 2020 13:59:09 +0100 Subject: Re: [PATCH v2 2/2] pinctrl: stm32: Add level interrupt support to gpio irq chip To: Marc Zyngier CC: Thomas Gleixner , Jason Cooper , Linus Walleij , , , , References: <20200218131218.10789-1-alexandre.torgue@st.com> <20200218131218.10789-3-alexandre.torgue@st.com> <53f72a8b241da3032a42b80c86b7c6ab@kernel.org> From: Alexandre Torgue Message-ID: <2ac7037f-a29e-afb2-ef6d-27eac9817e3c@st.com> Date: Wed, 19 Feb 2020 13:59:09 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.4.1 MIME-Version: 1.0 In-Reply-To: <53f72a8b241da3032a42b80c86b7c6ab@kernel.org> Content-Type: text/plain; charset="utf-8"; format=flowed Content-Language: en-US Content-Transfer-Encoding: 8bit X-Originating-IP: [10.75.127.45] X-ClientProxiedBy: SFHDAG5NODE3.st.com (10.75.127.15) To SFHDAG3NODE2.st.com (10.75.127.8) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.138,18.0.572 definitions=2020-02-19_03:2020-02-19,2020-02-19 signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Marc On 2/19/20 1:07 PM, Marc Zyngier wrote: > On 2020-02-19 11:34, Alexandre Torgue wrote: >> Fix Marc email address. >> >> On 2/18/20 2:12 PM, Alexandre Torgue wrote: >>> This patch adds level interrupt support to gpio irq chip. > > A commit message should not contain "this patch". Ok I'll change in v3 > >>> >>> GPIO hardware block is directly linked to EXTI block but EXTI handles >>> external interrupts only on edge. To be able to handle GPIO interrupt on >>> level a "hack" is done in gpio irq chip: parent interrupt (exti irq >>> chip) >>> is retriggered following interrupt type and gpio line value. >>> >>> Signed-off-by: Alexandre Torgue >>> Tested-by: Marek Vasut >>> >>> diff --git a/drivers/pinctrl/stm32/pinctrl-stm32.c >>> b/drivers/pinctrl/stm32/pinctrl-stm32.c >>> index 2d5e0435af0a..dae236562543 100644 >>> --- a/drivers/pinctrl/stm32/pinctrl-stm32.c >>> +++ b/drivers/pinctrl/stm32/pinctrl-stm32.c >>> @@ -92,6 +92,7 @@ struct stm32_gpio_bank { >>>       u32 bank_nr; >>>       u32 bank_ioport_nr; >>>       u32 pin_backup[STM32_GPIO_PINS_PER_BANK]; >>> +    u32 irq_type[STM32_GPIO_PINS_PER_BANK]; > > Do you really need a u32 here? an array of u8 seems enough. After all, > you only need two bits of information per interrupts (level or not, > low or high). I agree. No need to have u32. > >>>   }; >>>     struct stm32_pinctrl { >>> @@ -303,6 +304,46 @@ static const struct gpio_chip >>> stm32_gpio_template = { >>>       .get_direction        = stm32_gpio_get_direction, >>>   }; >>>   +void stm32_gpio_irq_eoi(struct irq_data *d) >>> +{ >>> +    struct stm32_gpio_bank *bank = d->domain->host_data; >>> +    int line; >>> + >>> +    irq_chip_eoi_parent(d); >>> + >>> +    /* If level interrupt type then retrig */ >>> +    line = stm32_gpio_get(&bank->gpio_chip, d->hwirq); >>> +    if ((line == 0 && bank->irq_type[d->hwirq] == >>> IRQ_TYPE_LEVEL_LOW) || >>> +        (line == 1 && bank->irq_type[d->hwirq] == IRQ_TYPE_LEVEL_HIGH)) >>> +        irq_chip_retrigger_hierarchy(d); > > s/line/level/ > correct >>> +}; >>> + >>> +static int stm32_gpio_set_type(struct irq_data *d, unsigned int type) >>> +{ >>> +    struct stm32_gpio_bank *bank = d->domain->host_data; >>> +    u32 parent_type; >>> + >>> +    bank->irq_type[d->hwirq] = type; > > It would make more sense if this this assignment was done *after* > sanitizing the type value. Ok. > >>> + >>> +    switch (type) { >>> +    case IRQ_TYPE_EDGE_RISING: >>> +    case IRQ_TYPE_EDGE_FALLING: >>> +    case IRQ_TYPE_EDGE_BOTH: >>> +        parent_type = type; >>> +        break; >>> +    case IRQ_TYPE_LEVEL_HIGH: >>> +        parent_type = IRQ_TYPE_EDGE_RISING; >>> +        break; >>> +    case IRQ_TYPE_LEVEL_LOW: >>> +        parent_type = IRQ_TYPE_EDGE_FALLING; >>> +        break; >>> +    default: >>> +        return -EINVAL; >>> +    } >>> + >>> +    return irq_chip_set_type_parent(d, parent_type); >>> +}; >>> + >>>   static int stm32_gpio_irq_request_resources(struct irq_data *irq_data) >>>   { >>>       struct stm32_gpio_bank *bank = irq_data->domain->host_data; >>> @@ -332,11 +373,11 @@ static void >>> stm32_gpio_irq_release_resources(struct irq_data *irq_data) >>>     static struct irq_chip stm32_gpio_irq_chip = { >>>       .name        = "stm32gpio", >>> -    .irq_eoi    = irq_chip_eoi_parent, >>> +    .irq_eoi    = stm32_gpio_irq_eoi, >>>       .irq_ack    = irq_chip_ack_parent, >>>       .irq_mask    = irq_chip_mask_parent, >>>       .irq_unmask    = irq_chip_unmask_parent, >>> -    .irq_set_type    = irq_chip_set_type_parent, >>> +    .irq_set_type    = stm32_gpio_set_type, >>>       .irq_set_wake    = irq_chip_set_wake_parent, >>>       .irq_request_resources = stm32_gpio_irq_request_resources, >>>       .irq_release_resources = stm32_gpio_irq_release_resources, >>> > > Thanks, > >         M.