Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp1635825ybv; Fri, 21 Feb 2020 00:44:05 -0800 (PST) X-Google-Smtp-Source: APXvYqwbA/GPylwjysy0NtYoZNELVk8uIv4z7QC1TPUfRM5jxOQWas34w+oE5Fy0hU9Y5O+AGZR3 X-Received: by 2002:a9d:53c2:: with SMTP id i2mr25500478oth.43.1582274645151; Fri, 21 Feb 2020 00:44:05 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1582274645; cv=none; d=google.com; s=arc-20160816; b=dehjhskNew/eBxEH3AAciiIeZ0+ci7QpZMofjGdEDRUEQKVTbVlSAaWLEu+JsZ/qUa BDpzma6uUB/Pwxfljwe63Gv/SJ0dEGCq0IDUPB5h0SK/2gUh+V0es0/zRO14HY8uZfEB 4SHmp+gc/oTVBIA/e+V671ZSOo6cKU9a66HazmY5Dy1p9RSk4R4awfsHrJBp6GPPq05/ T9KM9grGjJNFALHD4dm/48TJXuW1JdfPLPk+XxHrsGzUbIwRFEWhTQTrBkPtDUcnxrAK 4nczn+cEBeVKYgN20cWAeITYRfm7Oa6W0XNAZYU+WK/msDez0H5buxCCbggarH90aNBo +B9w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=5ezIZCy6UKBSHLVNBBxreiBY8M43EH6XPq7FFlZlw3o=; b=C/91NtdpvAzMWsWv6OTJ0Qhi0GIE3lE1yKsFCIb+zFzKI7aUyYSCtAecxKkcrX5qo2 dGThnFKTeB8onfZAGwltyXI+JQsixZ6/jgRq2XKmfIddpe5rsOurrvI1CTmsyXRFOYsU 7FtpLaDMb9cYOucx1xJoV4+EqTtAaQbjSf0JCeqMC6K8dNyXG/HawCHY53qT0T+tvRHw MXtMcaokYMpWUWq8mFoyWnH2RhaFtBeKQQESuB2DLT7EkYGnMge2dCTx8FhD8mzx4q+Q +clgqdWcQpBgOxz8aj+vI4fKaEHyMPeoF4UNxCPvFsl+SKTePP2f5rre8NvGGE8tsyEA SfUQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=wqaVEQb7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q189si500490oic.235.2020.02.21.00.43.52; Fri, 21 Feb 2020 00:44:05 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=wqaVEQb7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730177AbgBUHxy (ORCPT + 99 others); Fri, 21 Feb 2020 02:53:54 -0500 Received: from mail.kernel.org ([198.145.29.99]:52220 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729935AbgBUHxs (ORCPT ); Fri, 21 Feb 2020 02:53:48 -0500 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 09EFF20801; Fri, 21 Feb 2020 07:53:47 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1582271628; bh=y3cLW9E43Gt6K/m046jOyePIA/a7L/iQ/HgdNX4WiRg=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=wqaVEQb71c51YsnHFllCVBMGnqbYv6MgCmF1tJ8WUYvsMJRyEQ/umaq5r86zJVsZA WMns6KDz3dRYO9LTHkks0DPxnTDWtU8vbOV0pf+GumXK90J+mL1LrbE+8+b6FsyOzy yx6aJ8Hg6HMUiueqNHn34iMmk+NzxQb1X5tmU9ro= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Icenowy Zheng , Vasily Khoruzhick , Maxime Ripard , Sasha Levin Subject: [PATCH 5.5 200/399] clk: sunxi-ng: add mux and pll notifiers for A64 CPU clock Date: Fri, 21 Feb 2020 08:38:45 +0100 Message-Id: <20200221072422.257927177@linuxfoundation.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200221072402.315346745@linuxfoundation.org> References: <20200221072402.315346745@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Icenowy Zheng [ Upstream commit ec97faff743b398e21f74a54c81333f3390093aa ] The A64 PLL_CPU clock has the same instability if some factor changed without the PLL gated like other SoCs with sun6i-style CCU, e.g. A33, H3. Add the mux and pll notifiers for A64 CPU clock to workaround the problem. Fixes: c6a0637460c2 ("clk: sunxi-ng: Add A64 clocks") Signed-off-by: Icenowy Zheng Signed-off-by: Vasily Khoruzhick Signed-off-by: Maxime Ripard Signed-off-by: Sasha Levin --- drivers/clk/sunxi-ng/ccu-sun50i-a64.c | 28 ++++++++++++++++++++++++++- 1 file changed, 27 insertions(+), 1 deletion(-) diff --git a/drivers/clk/sunxi-ng/ccu-sun50i-a64.c b/drivers/clk/sunxi-ng/ccu-sun50i-a64.c index 49bd7a4c015c4..5f66bf8797723 100644 --- a/drivers/clk/sunxi-ng/ccu-sun50i-a64.c +++ b/drivers/clk/sunxi-ng/ccu-sun50i-a64.c @@ -921,11 +921,26 @@ static const struct sunxi_ccu_desc sun50i_a64_ccu_desc = { .num_resets = ARRAY_SIZE(sun50i_a64_ccu_resets), }; +static struct ccu_pll_nb sun50i_a64_pll_cpu_nb = { + .common = &pll_cpux_clk.common, + /* copy from pll_cpux_clk */ + .enable = BIT(31), + .lock = BIT(28), +}; + +static struct ccu_mux_nb sun50i_a64_cpu_nb = { + .common = &cpux_clk.common, + .cm = &cpux_clk.mux, + .delay_us = 1, /* > 8 clock cycles at 24 MHz */ + .bypass_index = 1, /* index of 24 MHz oscillator */ +}; + static int sun50i_a64_ccu_probe(struct platform_device *pdev) { struct resource *res; void __iomem *reg; u32 val; + int ret; res = platform_get_resource(pdev, IORESOURCE_MEM, 0); reg = devm_ioremap_resource(&pdev->dev, res); @@ -939,7 +954,18 @@ static int sun50i_a64_ccu_probe(struct platform_device *pdev) writel(0x515, reg + SUN50I_A64_PLL_MIPI_REG); - return sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a64_ccu_desc); + ret = sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a64_ccu_desc); + if (ret) + return ret; + + /* Gate then ungate PLL CPU after any rate changes */ + ccu_pll_notifier_register(&sun50i_a64_pll_cpu_nb); + + /* Reparent CPU during PLL CPU rate changes */ + ccu_mux_notifier_register(pll_cpux_clk.common.hw.clk, + &sun50i_a64_cpu_nb); + + return 0; } static const struct of_device_id sun50i_a64_ccu_ids[] = { -- 2.20.1