Received: by 2002:a25:1506:0:0:0:0:0 with SMTP id 6csp2417817ybv; Mon, 24 Feb 2020 05:00:23 -0800 (PST) X-Google-Smtp-Source: APXvYqzIU8g/7INg9y2lEji0agWwxRhYAjcHJ7COqDcYcIsWXKA7zF0SIdMOHA8pJRSxp+7U9eE4 X-Received: by 2002:a9d:6b12:: with SMTP id g18mr38884587otp.211.1582549222656; Mon, 24 Feb 2020 05:00:22 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1582549222; cv=none; d=google.com; s=arc-20160816; b=slPNqs8woAtmWLJQRzA2xMd9GjqwF0SUFau2x7Ie5bc2EZpm9QKlFXnhvCSB0fXtEs 8M3B6DfxJNLROup14ZR8HmPIqERCGGzDw1kZqT3HA+3BJI8k/BRxTSiFyAYJTjRHLzNl 4UxLDRcV1aV2M7neTrzkaSnEV2zSVsTV2VL1O8COUZ/CG4TZ9/fzIToONuce9DRB3Ffo Q4YbwaAdwOn+4NVDgfAhFkwDA5Mr07kK7nkpm7kLic5IolauAbR8LR2qpz0w5QLx0jLk tWO/SkxSh27hD9FP3E/xeGyZ7FP7miXRh0khhXjBTV+8yTtblrBme/MeAANeRIVlvDPs o7KQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=HGUyravxQ6C2qSDoMcwPThWeOKGij0CNso51+XqHrdM=; b=ogW0dzFFoyQe6Cbmo626+2/3QzlWiMVWS/X6wN4nTtZNpKgPUOr56f+nNZ6tTTRUWn BzbSf29gc4+70qPfXwphqa3Imo2DFEj3WO5S9M5otv9Vai7BSRZ67Y842zAnqkyM1OcQ IubJSpvaY2BPsR2ENEmlAU0wu+9PQBLeleyZO95WLkiljdGqwXI2PB4DptbenxXx5wk0 2kb4LuOn4wj3RTqm0hiv1vwdBbBH9KjRM6D3ZOAAoseNEdWYrrvYqPffOAFuKvLSZQ3p SmyJd9x4bONinJelWwCPj6DYCvlEjoBq3VBxzx59AmB5khHkkUBCjpC6ioRF/+EwMQqa +wCw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=dMrLXwRl; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n2si5960383otk.177.2020.02.24.05.00.10; Mon, 24 Feb 2020 05:00:22 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=dMrLXwRl; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727758AbgBXM7b (ORCPT + 99 others); Mon, 24 Feb 2020 07:59:31 -0500 Received: from mail-pl1-f194.google.com ([209.85.214.194]:34600 "EHLO mail-pl1-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727744AbgBXM7a (ORCPT ); Mon, 24 Feb 2020 07:59:30 -0500 Received: by mail-pl1-f194.google.com with SMTP id j7so4043996plt.1 for ; Mon, 24 Feb 2020 04:59:26 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=HGUyravxQ6C2qSDoMcwPThWeOKGij0CNso51+XqHrdM=; b=dMrLXwRl1KIqgCoQumfVS6mvd3j7ncz5MEL/7DJDXzv3vK9p0KKBfSFHK68mTGxPkg wD7/sRuYw0e81odiqS1c3Npx3b3Iz1jajXD3L+Rtlf/NRcpP4KyE8Yc1B3kn/Sk35jnI ge0dMCzGH+AqfjsCrSVTbF0b4aDxiYQ9/W3tTUexorFbnX+g0B+BI4kmCDPbkEn5PUBa wyJmsRmzmtum1ZOw5Nekutbbnjs66xW+PwEAPFd4RFrFVYwC2pas7IlhMun6WJ/fahwg POEp5Vg7G9qVHeGI3IztB5R5E3FyRXbgs14tnuz/IyasiVjdErFKz6nCwSvOyBhLzFun ASsw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=HGUyravxQ6C2qSDoMcwPThWeOKGij0CNso51+XqHrdM=; b=GxDGPSvr5fMECdplWXUC1QOC/0R41sJ2iGATw2Ru0xOJhpVvtj/sA7M88Jm3AUiZQf FX2lSGM26YN/B7Y3AoU5kpYxZI0E6JHcdMzYn8xEuhO7vcCGvzEGCMOpuAfhquOH2As3 vCsySfRM/s8QYurrcSJuf13j9bjz4bQ6AHimRzVG786AjgudMS0LW1SDZ+rLzgzLvr9R X2lVofsrB+KTmb1/N+dp6S8f/j3tBRmIYLIzVcH1T5PDNbXRLjdn5d9TYmluJtdI2Ywj PmnmKxDvO2uvrrNh6dIma6Heav8l79K7Hc43Uz1YX7zq4piDYKoq0vaCxQpXS5FGLzh5 NGiw== X-Gm-Message-State: APjAAAVuaQ9Bjz+WZHukX7T6D5zmwLFpsp9HVaCf5ABH41eaMvvTfWY1 3fvd1dKGo9EVQGKozzUkaNPtpdqh9mg= X-Received: by 2002:a17:90a:d995:: with SMTP id d21mr20322245pjv.118.1582549165922; Mon, 24 Feb 2020 04:59:25 -0800 (PST) Received: from localhost ([103.195.202.114]) by smtp.gmail.com with ESMTPSA id p3sm12937581pfg.184.2020.02.24.04.59.24 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 24 Feb 2020 04:59:25 -0800 (PST) From: Amit Kucheria To: linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, daniel.lezcano@linaro.org, bjorn.andersson@linaro.org, swboyd@chromium.org, sivaa@codeaurora.org, Andy Gross Cc: Amit Kucheria , linux-pm@vger.kernel.org Subject: [PATCH v6 6/8] drivers: thermal: tsens: Add watchdog support Date: Mon, 24 Feb 2020 18:28:53 +0530 Message-Id: <4cd7cb4979f414c3da66a8f1b79e3e80431def2c.1582548319.git.amit.kucheria@linaro.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org TSENS IP v2.3 onwards adds support for a watchdog to detect if the TSENS HW FSM is stuck. Add support to detect and restart the FSM in the driver. The watchdog is configured by the bootloader, we just enable the watchdog bark as a debug feature in the kernel. Signed-off-by: Amit Kucheria Reviewed-by: Bjorn Andersson Reviewed-by: Stephen Boyd Link: https://lore.kernel.org/r/eb967cd5a374fa32d93e486b1c9fd7e56796629a.1582048155.git.amit.kucheria@linaro.org --- drivers/thermal/qcom/tsens-common.c | 44 +++++++++++++++++++++++++++++ drivers/thermal/qcom/tsens-v2.c | 10 +++++++ drivers/thermal/qcom/tsens.h | 14 +++++++++ 3 files changed, 68 insertions(+) diff --git a/drivers/thermal/qcom/tsens-common.c b/drivers/thermal/qcom/tsens-common.c index 6f1b9186770d..9de724ab6627 100644 --- a/drivers/thermal/qcom/tsens-common.c +++ b/drivers/thermal/qcom/tsens-common.c @@ -362,6 +362,7 @@ static inline u32 masked_irq(u32 hw_id, u32 mask, enum tsens_ver ver) * @irq: irq number * @data: tsens controller private data * + * Check FSM watchdog bark status and clear if needed. * Check all sensors to find ones that violated their critical threshold limits. * Clear and then re-enable the interrupt. * @@ -376,6 +377,26 @@ irqreturn_t tsens_critical_irq_thread(int irq, void *data) struct tsens_priv *priv = data; struct tsens_irq_data d; int temp, ret, i; + u32 wdog_status, wdog_count; + + if (priv->feat->has_watchdog) { + ret = regmap_field_read(priv->rf[WDOG_BARK_STATUS], &wdog_status); + if (ret) + return ret; + + if (wdog_status) { + /* Clear WDOG interrupt */ + regmap_field_write(priv->rf[WDOG_BARK_CLEAR], 1); + regmap_field_write(priv->rf[WDOG_BARK_CLEAR], 0); + ret = regmap_field_read(priv->rf[WDOG_BARK_COUNT], &wdog_count); + if (ret) + return ret; + if (wdog_count) + dev_dbg(priv->dev, "%s: watchdog count: %d\n", __func__, wdog_count); + + /* Fall through to handle critical interrupts if any */ + } + } for (i = 0; i < priv->num_sensors; i++) { const struct tsens_sensor *s = &priv->sensor[i]; @@ -671,6 +692,7 @@ int __init init_common(struct tsens_priv *priv) { void __iomem *tm_base, *srot_base; struct device *dev = priv->dev; + u32 ver_minor; struct resource *res; u32 enabled; int ret, i, j; @@ -720,6 +742,9 @@ int __init init_common(struct tsens_priv *priv) if (IS_ERR(priv->rf[i])) return PTR_ERR(priv->rf[i]); } + ret = regmap_field_read(priv->rf[VER_MINOR], &ver_minor); + if (ret) + goto err_put_device; } priv->rf[TSENS_EN] = devm_regmap_field_alloc(dev, priv->srot_map, @@ -780,6 +805,25 @@ int __init init_common(struct tsens_priv *priv) } } + if (tsens_version(priv) > VER_1_X && ver_minor > 2) { + /* Watchdog is present only on v2.3+ */ + priv->feat->has_watchdog = 1; + for (i = WDOG_BARK_STATUS; i <= CC_MON_MASK; i++) { + priv->rf[i] = devm_regmap_field_alloc(dev, priv->tm_map, + priv->fields[i]); + if (IS_ERR(priv->rf[i])) { + ret = PTR_ERR(priv->rf[i]); + goto err_put_device; + } + } + /* + * Watchdog is already enabled, unmask the bark. + * Disable cycle completion monitoring + */ + regmap_field_write(priv->rf[WDOG_BARK_MASK], 0); + regmap_field_write(priv->rf[CC_MON_MASK], 1); + } + spin_lock_init(&priv->ul_lock); tsens_enable_irq(priv); tsens_debug_init(op); diff --git a/drivers/thermal/qcom/tsens-v2.c b/drivers/thermal/qcom/tsens-v2.c index ce5ef0055d13..b293ed32174b 100644 --- a/drivers/thermal/qcom/tsens-v2.c +++ b/drivers/thermal/qcom/tsens-v2.c @@ -24,6 +24,7 @@ #define TM_Sn_CRITICAL_THRESHOLD_OFF 0x0060 #define TM_Sn_STATUS_OFF 0x00a0 #define TM_TRDY_OFF 0x00e4 +#define TM_WDOG_LOG_OFF 0x013c /* v2.x: 8996, 8998, sdm845 */ @@ -66,6 +67,15 @@ static const struct reg_field tsens_v2_regfields[MAX_REGFIELDS] = { REG_FIELD_SPLIT_BITS_0_15(CRIT_INT_CLEAR, TM_CRITICAL_INT_CLEAR_OFF), REG_FIELD_SPLIT_BITS_0_15(CRIT_INT_MASK, TM_CRITICAL_INT_MASK_OFF), + /* WATCHDOG on v2.3 or later */ + [WDOG_BARK_STATUS] = REG_FIELD(TM_CRITICAL_INT_STATUS_OFF, 31, 31), + [WDOG_BARK_CLEAR] = REG_FIELD(TM_CRITICAL_INT_CLEAR_OFF, 31, 31), + [WDOG_BARK_MASK] = REG_FIELD(TM_CRITICAL_INT_MASK_OFF, 31, 31), + [CC_MON_STATUS] = REG_FIELD(TM_CRITICAL_INT_STATUS_OFF, 30, 30), + [CC_MON_CLEAR] = REG_FIELD(TM_CRITICAL_INT_CLEAR_OFF, 30, 30), + [CC_MON_MASK] = REG_FIELD(TM_CRITICAL_INT_MASK_OFF, 30, 30), + [WDOG_BARK_COUNT] = REG_FIELD(TM_WDOG_LOG_OFF, 0, 7), + /* Sn_STATUS */ REG_FIELD_FOR_EACH_SENSOR16(LAST_TEMP, TM_Sn_STATUS_OFF, 0, 11), REG_FIELD_FOR_EACH_SENSOR16(VALID, TM_Sn_STATUS_OFF, 21, 21), diff --git a/drivers/thermal/qcom/tsens.h b/drivers/thermal/qcom/tsens.h index 2466115a9881..ad7574fe0811 100644 --- a/drivers/thermal/qcom/tsens.h +++ b/drivers/thermal/qcom/tsens.h @@ -440,6 +440,18 @@ enum regfield_ids { CRIT_THRESH_13, CRIT_THRESH_14, CRIT_THRESH_15, + + /* WATCHDOG */ + WDOG_BARK_STATUS, + WDOG_BARK_CLEAR, + WDOG_BARK_MASK, + WDOG_BARK_COUNT, + + /* CYCLE COMPLETION MONITOR */ + CC_MON_STATUS, + CC_MON_CLEAR, + CC_MON_MASK, + MIN_STATUS_0, /* MIN threshold violated */ MIN_STATUS_1, MIN_STATUS_2, @@ -484,6 +496,7 @@ enum regfield_ids { * @adc: do the sensors only output adc code (instead of temperature)? * @srot_split: does the IP neatly splits the register space into SROT and TM, * with SROT only being available to secure boot firmware? + * @has_watchdog: does this IP support watchdog functionality? * @max_sensors: maximum sensors supported by this version of the IP */ struct tsens_features { @@ -491,6 +504,7 @@ struct tsens_features { unsigned int crit_int:1; unsigned int adc:1; unsigned int srot_split:1; + unsigned int has_watchdog:1; unsigned int max_sensors; }; -- 2.20.1